Transaction-level power analysis of VLSI digital systems

被引:13
|
作者
Vece, G. B. [1 ]
Conti, M. [1 ]
Orcioni, S. [1 ]
机构
[1] Univ Politecn Marche, Dept Informat Engn, Ancona, Italy
关键词
Power estimation; SystemC language; Transaction-level modeling; VLSI digital systems; RTL; MODELS;
D O I
10.1016/j.vlsi.2015.02.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing complexity of VLSI digital systems has dramatically supported system-level representations in modeling and design activities. This evolution makes often necessary a compliant rearrangement of the modalities followed in validation and analysis tasks, as in the case of power performances estimation. Nowadays, transaction-level paradigms are having a wider and wider consideration in the research on electronic system-level design techniques. With regard to the available modeling resources, the most relevant framework is probably the transaction-level extension of the SystemC language (SystemC/TLM), which therefore represents the best platform for defining transaction-level design techniques. In this paper we present a macro-modeling power estimation methodology valid for SystemC/TLM prototypes and of general applicability. The present discussion illustrates the implementation modalities of the proposed approach, verifying its effectiveness through a comparison with RTL estimation techniques. (C) 2015 The Authors. Published by Elsevier B.V.
引用
收藏
页码:116 / 126
页数:11
相关论文
共 50 条
  • [1] Transaction-level modeling for architectural and power analysis of PowerPC and CoreConnect-based systems
    Dhanwada, Nagu
    Bergamaschi, Reinaldo A.
    Dungan, William W.
    Nair, Indira
    Gramann, Paul
    Dougherty, William E.
    Lin, Ing-Chao
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2005, 10 (2-3) : 105 - 125
  • [2] Transaction-level modeling for architectural and power analysis of PowerPC and CoreConnect-based systems
    Nagu Dhanwada
    Reinaldo A. Bergamaschi
    William W. Dungan
    Indira Nair
    Paul Gramann
    William E. Dougherty
    Ing-Chao Lin
    Design Automation for Embedded Systems, 2005, 10 : 105 - 125
  • [3] Static analysis of transaction-level models
    Agosta, G
    Bruschi, F
    Sciuto, D
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 448 - 453
  • [4] Herding in the cryptocurrency market: A transaction-level analysis
    Gemayel, Roland
    Preda, Alex
    JOURNAL OF INTERNATIONAL FINANCIAL MARKETS INSTITUTIONS & MONEY, 2024, 91
  • [5] Static analysis of transaction-level communication models
    Agosta, Giovanni
    Bruschi, Francesco
    Sciuto, Donatella
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (08) : 1412 - 1424
  • [6] BLOCKCHAIN LETTER OF CREDIT: A TRANSACTION-LEVEL ANALYSIS
    Bhat, Asif
    Nor, Rizal Mohd
    Amiruzzaman, Md
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2021, 16 : 120 - 136
  • [7] Multi-accuracy power and performance transaction-level modeling
    Beltrame, Giovanni
    Sciuto, Donatella
    Silvano, Cristina
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (10) : 1830 - 1842
  • [8] Troubleshooting a transaction-level model
    Kroll, Andrea
    EDN, 2009, 54 (11) : 31 - 34
  • [9] Transaction-level Analysis for Electric Vehicle Charging in Jeju
    Lee, Junghoon
    Park, Gyung-Leen
    Lee, Sanghee
    Hyun, Yebin
    Ko, Seongbu
    Kim, Jiwon
    ICBDR 2017: PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON BIG DATA RESEARCH, 2015, : 89 - 92
  • [10] A Transaction-Level Model for Blockchain Privacy
    Wicht, Francois-Xavier
    Wang, Zhipeng
    Le, Duc V.
    Cachin, Christian
    FINANCIAL CRYPTOGRAPHY AND DATA SECURITY, FC 2024, PT II, 2025, 14745 : 293 - 310