Transaction-level power analysis of VLSI digital systems

被引:13
|
作者
Vece, G. B. [1 ]
Conti, M. [1 ]
Orcioni, S. [1 ]
机构
[1] Univ Politecn Marche, Dept Informat Engn, Ancona, Italy
关键词
Power estimation; SystemC language; Transaction-level modeling; VLSI digital systems; RTL; MODELS;
D O I
10.1016/j.vlsi.2015.02.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing complexity of VLSI digital systems has dramatically supported system-level representations in modeling and design activities. This evolution makes often necessary a compliant rearrangement of the modalities followed in validation and analysis tasks, as in the case of power performances estimation. Nowadays, transaction-level paradigms are having a wider and wider consideration in the research on electronic system-level design techniques. With regard to the available modeling resources, the most relevant framework is probably the transaction-level extension of the SystemC language (SystemC/TLM), which therefore represents the best platform for defining transaction-level design techniques. In this paper we present a macro-modeling power estimation methodology valid for SystemC/TLM prototypes and of general applicability. The present discussion illustrates the implementation modalities of the proposed approach, verifying its effectiveness through a comparison with RTL estimation techniques. (C) 2015 The Authors. Published by Elsevier B.V.
引用
收藏
页码:116 / 126
页数:11
相关论文
共 50 条
  • [41] The benefits of transaction-level data: The case of NielsenIQ scanner data
    Dichev, Ilia D.
    Qian, Jingyi
    JOURNAL OF ACCOUNTING & ECONOMICS, 2022, 74 (01):
  • [42] Fast Transaction-Level Model for Direct Memory Access Controller
    Safar, Mona
    El-Moursy, Magdy A.
    Tarek, Ahmed
    Emad, Ahmed
    Hesham, Ahmed
    Salem, Ashraf
    Mahroos, Mohsen
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (04)
  • [43] A Successful Transaction-Level Simulation Model of the US Securities Marketplace
    Axelrod, C. Warren
    Schmidt, Robert
    2012 IEEE INTERNATIONAL CONFERENCE ON TECHNOLOGIES FOR HOMELAND SECURITY, 2012, : 529 - 534
  • [44] A transaction-level tool for predicting TCP performance and for network engineering
    Walrand, J
    8TH INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS AND SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS, PROCEEDINGS, 2000, : 106 - 112
  • [45] Exploring SW performance using SoC transaction-level modeling
    Moussa, I
    Grellier, T
    Nguyen, G
    EMBEDDED SOFTWARE FOR SOC, 2003, : 97 - 109
  • [46] Timing-Abstract Circuit Design in Transaction-Level Verilog
    Hoover, Steven
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 525 - 532
  • [47] Stochastic approximation and transaction-level model for IP network design
    He, LH
    Walrand, J
    PROCEEDINGS OF THE 39TH IEEE CONFERENCE ON DECISION AND CONTROL, VOLS 1-5, 2000, : 1870 - 1875
  • [48] Multicore Simulation of Transaction-Level Models Using the SoC Environment
    Chen, Weiwei
    Han, Xu
    Doemer, Rainer
    IEEE DESIGN & TEST OF COMPUTERS, 2011, 28 (03): : 20 - 30
  • [49] The Coholding Puzzle: New Evidence from Transaction-Level Data
    Gathergood, John
    Olafsson, Arna
    REVIEW OF FINANCIAL STUDIES, 2024,
  • [50] Exploring SW performance using SoC transaction-level modeling
    Moussa, I
    Grellier, T
    Nguyen, G
    DESIGNERS FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2003, : 120 - 125