Transaction-level power analysis of VLSI digital systems

被引:13
|
作者
Vece, G. B. [1 ]
Conti, M. [1 ]
Orcioni, S. [1 ]
机构
[1] Univ Politecn Marche, Dept Informat Engn, Ancona, Italy
关键词
Power estimation; SystemC language; Transaction-level modeling; VLSI digital systems; RTL; MODELS;
D O I
10.1016/j.vlsi.2015.02.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing complexity of VLSI digital systems has dramatically supported system-level representations in modeling and design activities. This evolution makes often necessary a compliant rearrangement of the modalities followed in validation and analysis tasks, as in the case of power performances estimation. Nowadays, transaction-level paradigms are having a wider and wider consideration in the research on electronic system-level design techniques. With regard to the available modeling resources, the most relevant framework is probably the transaction-level extension of the SystemC language (SystemC/TLM), which therefore represents the best platform for defining transaction-level design techniques. In this paper we present a macro-modeling power estimation methodology valid for SystemC/TLM prototypes and of general applicability. The present discussion illustrates the implementation modalities of the proposed approach, verifying its effectiveness through a comparison with RTL estimation techniques. (C) 2015 The Authors. Published by Elsevier B.V.
引用
收藏
页码:116 / 126
页数:11
相关论文
共 50 条
  • [21] jTLM: an Experimentation Framework for the Simulation of Transaction-Level Models of Systems-on-Chip
    Funchalt, Giovanni
    Moyt, Matthieu
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1184 - 1187
  • [22] Full simulation coverage for SystemC transaction-level models of systems-on-a-chip
    Helmstetter, C.
    Maraninchi, F.
    Maillet-Contoz, L.
    FORMAL METHODS IN SYSTEM DESIGN, 2009, 35 (02) : 152 - 189
  • [23] LIMIT LAWS IN TRANSACTION-LEVEL ASSET PRICE MODELS
    Aue, Alexander
    Horvath, Lajos
    Hurvich, Clifford
    Soulier, Philippe
    ECONOMETRIC THEORY, 2014, 30 (03) : 536 - 579
  • [24] Superstition and "lucky" apartments: Evidence from transaction-level
    Shum, Matthew
    Sun, Wei
    Ye, Guangliang
    JOURNAL OF COMPARATIVE ECONOMICS, 2014, 42 (01) : 109 - 117
  • [25] Utility of Transaction-Level Hardware Models in Refinement Checking
    Mahajan, Yogesh
    Malik, Sharad
    2010 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2010, : 121 - 128
  • [26] Why do security prices change? A transaction-level analysis of NYSE stocks
    Madhavan, A
    Richardson, M
    Roomans, M
    REVIEW OF FINANCIAL STUDIES, 1997, 10 (04): : 1035 - 1064
  • [27] System prototyping based on SystemC transaction-level modeling
    Liang, Liang
    Zhou, Bo
    Zhou, Xue-Gong
    Peng, Cheng-Lian
    FIRST INTERNATIONAL MULTI-SYMPOSIUMS ON COMPUTER AND COMPUTATIONAL SCIENCES (IMSCCS 2006), PROCEEDINGS, VOL 2, 2006, : 764 - +
  • [28] A Transaction-Level Analysis of Spatial Arbitrage: The Role of Habit, Attention, and Electronic Trading
    Overby, Eric
    Clarke, Jonathan
    MANAGEMENT SCIENCE, 2012, 58 (02) : 394 - 412
  • [29] Communication Protocol Analysis of Transaction-Level Models using Satisfiability Modulo Theories
    Chang, Che-Wei
    Doemer, Rainer
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 606 - 611
  • [30] Transaction-level learning analytics in online authentic assessments
    Rob Nyland
    Randall S. Davies
    John Chapman
    Gove Allen
    Journal of Computing in Higher Education, 2017, 29 : 201 - 217