A 3-D Circuit Model to evaluate CDM performance of ICs

被引:0
|
作者
Sowariraj, MSB
Smedes, T
de Jong, PC
Salm, C
Mouthaan, T
Kuper, FG
机构
[1] Univ Twente, NL-7500 AE Enschede, Netherlands
[2] Philips Semicond, NL-6534 AE Nijmegen, Netherlands
关键词
D O I
10.1016/j.microrel.2005.07.066
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a physical description of the static charge flow through an IC during a CDM event. Based on this description, an equivalent 3-D circuit to model the complete IC under CDM stress is proposed. The model takes into account various factors like package parasitics, substrate resistance, parasitic contacts of the circuit elements with the substrate, bus line resistances, distribution of protection devices. It allows studying the influence of these factors on the voltage transients seen across the gate-oxides of MOS transistors. CDM measurements on an IC with rail based protection showed gate-oxide failure at the MOS transistors in the internal core circuitry. The proposed circuit model is applied to study the voltage transients between the internal MOS transistors gate and local substrate during CDM stress and thereby explain the reason for the observed gate-oxide failure. It is found that V-SS line contact distribution with the substrate rail enhances CDM robustness, provided the power lines (V-SS and V-DD line) are well clamped to each other. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1425 / 1429
页数:5
相关论文
共 50 条
  • [1] High-Performance TSV Architecture for 3-D ICs
    Daneshtalab, Masoud
    Ebrahimi, Masoumeh
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 467 - 468
  • [2] A Chip-to-Chip Clock-Deskewing Circuit for 3-D ICs
    Chuang, Ai-Jia
    Lee, Yu
    Yang, Ching-Yuan
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1652 - 1655
  • [3] A Holistic Analysis of Circuit Performance Variations in 3-D ICs With Thermal and TSV-Induced Stress Considerations
    Marella, Sravan K.
    Sapatnekar, Sachin S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1308 - 1321
  • [4] Thermal Pathfinding for 3-D ICs
    Priyadarshi, Shivam
    Davis, W. Rhett
    Steer, Michael B.
    Franzon, Paul D.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (07): : 1159 - 1168
  • [5] Equivalent Circuit Model Extraction for Interconnects in 3D ICs
    Engin, A. Ege
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 1 - 6
  • [6] Performance and thermal-aware steiner routing for 3-D stacked ICs
    Pathak, Mohit
    Lim, Sung Kyu
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 1373 - 1386
  • [7] Performance and Thermal-Aware Steiner Routing for 3-D Stacked ICs
    Pathak, Mohit
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (09) : 1373 - 1386
  • [8] Improving DRAM Performance in 3-D ICs via Temperature Aware Refresh
    Guan, Menglong
    Wang, Lei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 833 - 843
  • [9] Thermal via planning for 3-D ICs
    Cong, J
    Zhang, Y
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 745 - 752
  • [10] Power Distribution Paths in 3-D ICs
    Pavlidis, Vasilis F.
    De Micheli, Giovanni
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 263 - 268