Wafer warpage analysis of stacked wafers for 3D integration

被引:32
|
作者
Kim, Youngrae [2 ]
Kang, Sung-Keun [2 ]
Kim, Sung-Dong [2 ,3 ]
Kim, Sarah Eunkyung [1 ]
机构
[1] Seoul Natl Univ Sci & Technol, Grad Sch NID Fus Technol, Seoul, South Korea
[2] Seoul Technopark, R&BD Div, Seoul, South Korea
[3] Seoul Natl Univ Sci & Technol, Sch Mech Design & Automat Engn, Seoul, South Korea
关键词
Wafer stacking; Warpage; Cu bonding; Coefficient of thermal expansion; 3D integration; STRESS;
D O I
10.1016/j.mee.2011.01.079
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for wafer stacking technology has been increasing significantly. Although many technical challenges of wafer stacking have improved greatly, there are still many processing issues to be resolved. One of them is wafer warpage since it causes process and product failures such as delamination, cracking, mechanical stresses, and even electrical failure. In this study the warpage of multi-stacked wafers has been evaluated. Three Si wafers have been stacked on a Si substrate using a thermo-compression Cu bonding. Each wafer stack was ground down to similar to 30 mu m and the thickness of the thinned Si wafer and wafer curvature were measured by FTIR (Fourier Transform Infrared Spectrometer) and FSM (Film-Stress Measurement), respectively. Wafer curvature becomes severe as the number of wafers in a stack increases, but the increment of wafer bow is reduced as the number of stack increases. The experimental results were also compared with the analytical model. (C) 2011 Elsevier B.V. All rights reserved.
引用
收藏
页码:46 / 49
页数:4
相关论文
共 50 条
  • [41] Overlay as the key to drive wafer scale 3D integration
    Steen, Steven E.
    LaTulipe, Douglas
    Topol, Anna W.
    Frank, David J.
    Belote, Kevin
    Posillico, Dominick
    MICROELECTRONIC ENGINEERING, 2007, 84 (5-8) : 1412 - 1415
  • [42] Building blocks for wafer-level 3D integration
    Sadaka, Mariam
    Di Cioccio, Lea
    SOLID STATE TECHNOLOGY, 2009, 52 (10) : 20 - +
  • [43] Low Temperature Hybrid Wafer Bonding for 3D Integration
    Damian, A. A.
    Poelma, R. H.
    van Zeijl, H. W.
    Zhang, G. Q.
    2013 14TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2013,
  • [44] Advanced Device Performance Impact by Wafer Level 3D Stacked Architecture
    Liu, J. C.
    Huang, K. C.
    Chu, Y. H.
    Hung, J. M.
    Change, C. C.
    Wei, Y. L.
    Lin, J. S.
    Kao, M. F.
    Chen, P. T.
    Huang, S. Y.
    Lin, H. C.
    Wang, W. D.
    Chou, Peter
    Lu, C. F.
    Tu, Y. L.
    Shiu, F. J.
    Huang, C. F.
    Lin, C. H.
    Lu, T. H.
    Yaung, D. N.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [45] Triple-Stacked Wafer-to-Wafer Hybrid Bonding for 3D Structured Image Sensors
    Honda, Yuki
    Goto, Masahide
    Watabe, Toshihisa
    Nanba, Masakazu
    Iguchi, Yoshinori
    Saraya, Takuya
    Kobayashi, Masaharu
    Higurashi, Eiji
    Toshiyoshi, Hiroshi
    Hiramoto, Toshiro
    PROCEEDINGS OF 2019 6TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2019, : 45 - 45
  • [46] A Novel Wafer Manipulation Method for Yield Improvement and Cost Reduction of 3D Wafer-on-Wafer Stacked ICs
    Bei Zhang
    Vishwani D. Agrawal
    Journal of Electronic Testing, 2014, 30 : 57 - 75
  • [47] Wafer Level 3D Stacked Technology Solution for Future IoT Devices
    Murayama, Takahide
    Sakuishi, Toshiyuki
    Suzuki, Akiyoshi
    Morikawa, Yasuhiro
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING AND IMAPS ALL ASIA CONFERENCE (ICEP-IAAC), 2018, : 23 - 26
  • [48] Wafer level 3D stacked technology solution for future IoT devices
    Murayama, Takahide
    Sakuishi, Toshiyuki
    Suzuki, Akiyoshi
    Morikawa, Yasuhiro
    2018 International Conference on Electronics Packaging and iMAPS All Asia Conference, ICEP-IAAC 2018, 2018, : 23 - 26
  • [49] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Dragoi, Viorel
    Pabo, Eric
    Burggraf, Juergen
    Mittendorfer, Gerald
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2012, 18 (7-8): : 1065 - 1075
  • [50] Self-Assembly Technology for Reconfigured Wafer-to-Wafer 3D Integration
    Fukushima, T.
    Iwata, E.
    Lee, K. -W.
    Tanaka, T.
    Koyanagi, M.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1050 - 1055