Microwave characterization and modeling of high aspect ratio through-wafer interconnect vias in silicon substrates

被引:73
|
作者
Leung, LLW [1 ]
Chen, KJ [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Elect Engn, Hong Kong, Hong Kong, Peoples R China
关键词
microelectromechanical systems (MEMS); RF packaging; silicon substrate; through-wafer interconnects (TWIs); via-holes;
D O I
10.1109/TMTT.2005.852782
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present the detailed fabrication process, high-frequency characterization, and modeling of through-wafer copper-filled vias ranging from 50- to 70-mu m-in diameter on 400-mu m-thick silicon substrates. The high aspect ratio via-holes were fabricated by carefully optimizing the inductively coupled plasma deep reactive ion etching process. The high aspect ratio via-holes are completely filled with copper using a bottom-up electroplating approach. The fabricated vias were characterized using different resonating structures based on which the inductance and resistance of the filled via-holes are extracted. For a single 70-mu m via, the inductance and resistance are measured to be 254 pH and 0.1 Omega, respectively. In addition, the effect of the physical arrangement and distribution in multiple-via configurations on the resulting inductance is also evaluated with double straightly aligned quadruple and diagonally aligned quadruple vias. Physical mechanisms of the dependence was depicted by electromagnetic simulation. An equivalent-circuit model is proposed and model parameters are extracted to provide good agreement.
引用
收藏
页码:2472 / 2480
页数:9
相关论文
共 50 条
  • [41] Integrated Process for High Aspect Ratio Through Glass Vias
    Kai, Xue
    Feng, Jiang
    Heng, Wu
    Zhou, Xiufeng
    Ming, Xuefei
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 1451 - 1454
  • [42] Process compatible polysilicon-based electrical through-wafer interconnects in silicon substrates
    Chow, EM
    Chandrasekaran, V
    Partridge, A
    Nishida, T
    Sheplak, M
    Quate, CF
    Kenny, TW
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2002, 11 (06) : 631 - 640
  • [43] Nonlinear multiphoton modification of glass substrates for fabrication of high aspect ratio through-glass vias
    Lee, Min-Kai
    Yu, Jyun-Zong
    Chang, Hsin-Yu
    Chang, Chia-Yuan
    Liu, Chien-Sheng
    Lin, Pai-Chen
    AIP ADVANCES, 2022, 12 (05)
  • [44] A high aspect-ratio silicon substrate-via technology and applications: Through-wafer interconnects for power and ground and faraday cages for SOC isolation
    Wu, JH
    del Alamo, JA
    Jenkins, KA
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 477 - 480
  • [45] The fabrication of through-wafer interconnects in silicon substrates for ultra-high-vacuum atom-optics cells
    Chuang, Ho-Chiao
    Anderson, Dana Z.
    Bright, Victor M.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2008, 18 (04)
  • [46] Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration
    Chen, Xuyan
    Chen, Zhiming
    Xiao, Lei
    Hao, Yigang
    Wang, Han
    Ding, Yingtao
    Zhang, Ziyue
    MICROMACHINES, 2022, 13 (07)
  • [47] Low temperature wafer level conformal polymer dielectric spray coating for through silicon vias with 2:1 aspect ratio
    Yuechen Zhuang
    Daquan Yu
    Fengwei Dai
    Zhongcai Niu
    Microsystem Technologies, 2016, 22 : 639 - 643
  • [48] Low temperature wafer level conformal polymer dielectric spray coating for through silicon vias with 2:1 aspect ratio
    Zhuang, Yuechen
    Yu, Daquan
    Dai, Fengwei
    Niu, Zhongcai
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2016, 22 (03): : 639 - 643
  • [49] An Experimental Verified Model for Cu Electrodeposition Simulation for the Filling of High Aspect Ratio Through Silicon Vias
    Wu, Heng
    Tang, Zhen-an
    Wang, Zhu
    Cheng, Wan
    Song, Chongsheng
    Yu, Daquan
    Wan, Lixi
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2366 - 2370
  • [50] High aspect ratio and low capacitance through-silicon-vias (TSVs) with polymer insulation layers
    Huang, Cui
    Chen, Qianwen
    Wu, Dong
    Wang, Zheyao
    MICROELECTRONIC ENGINEERING, 2013, 104 : 12 - 17