Microwave characterization and modeling of high aspect ratio through-wafer interconnect vias in silicon substrates

被引:73
|
作者
Leung, LLW [1 ]
Chen, KJ [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Elect Engn, Hong Kong, Hong Kong, Peoples R China
关键词
microelectromechanical systems (MEMS); RF packaging; silicon substrate; through-wafer interconnects (TWIs); via-holes;
D O I
10.1109/TMTT.2005.852782
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present the detailed fabrication process, high-frequency characterization, and modeling of through-wafer copper-filled vias ranging from 50- to 70-mu m-in diameter on 400-mu m-thick silicon substrates. The high aspect ratio via-holes were fabricated by carefully optimizing the inductively coupled plasma deep reactive ion etching process. The high aspect ratio via-holes are completely filled with copper using a bottom-up electroplating approach. The fabricated vias were characterized using different resonating structures based on which the inductance and resistance of the filled via-holes are extracted. For a single 70-mu m via, the inductance and resistance are measured to be 254 pH and 0.1 Omega, respectively. In addition, the effect of the physical arrangement and distribution in multiple-via configurations on the resulting inductance is also evaluated with double straightly aligned quadruple and diagonally aligned quadruple vias. Physical mechanisms of the dependence was depicted by electromagnetic simulation. An equivalent-circuit model is proposed and model parameters are extracted to provide good agreement.
引用
收藏
页码:2472 / 2480
页数:9
相关论文
共 50 条
  • [11] Mapping stresses in high aspect ratio polysilicon electrical through-wafer interconnects
    Sharma, Himani
    Krabbe, Joshua
    Farsinezhad, Samira
    van Popta, Andy
    Wakefield, Nick
    Fitzpatrick, Glen
    Shankar, Karthik
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2015, 14 (02):
  • [12] High aspect ratio through-wafer interconnections for 3D-microsystems
    Wang, L. (lwang@dimes.tudelft.nl), 1600, IEEE; Robotics and Automation Society (Institute of Electrical and Electronics Engineers Inc.):
  • [13] High aspect ratio through-wafer interconnections for 3D-microsystems
    Wang, L
    Nichelatti, A
    Schellevis, H
    de Boer, C
    Visser, C
    Nguyen, TN
    Sarro, PM
    MEMS-03: IEEE THE SIXTEENTH ANNUAL INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, 2003, : 634 - 637
  • [14] Mechanical reliability of silicon wafers with through-wafer vias for wafer-level packaging
    Polyakov, A
    Bartek, M
    Burghartz, JN
    MICROELECTRONICS RELIABILITY, 2002, 42 (9-11) : 1783 - 1788
  • [15] Generic, direct-chip-attach MEMS packaging design with high density and aspect ratio through-wafer electrical interconnect
    Ok, SJ
    Neysmith, J
    Baldwin, DF
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 232 - 237
  • [16] Atomic layer deposition for high aspect ratio through silicon vias
    Knaut, Martin
    Junige, Marcel
    Neumann, Volker
    Wojcik, Henry
    Henke, Thomas
    Hossbach, Christoph
    Hiess, Andre
    Albert, Matthias
    Bartha, Johann W.
    MICROELECTRONIC ENGINEERING, 2013, 107 : 80 - 83
  • [17] Fabrication of high aspect ratio through-wafer copper interconnects by reverse pulse electroplating
    Gu, Changdong
    Xu, Hui
    Zhang, Tong-Yi
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2009, 19 (06)
  • [18] Fabrication and electrical characterization of high aspect ratio poly-silicon filled through-silicon vias
    Dixit, Pradeep
    Vehmas, Tapani
    Vahanen, Sami
    Monnoyer, Philippe
    Henttinen, Kimmo
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2012, 22 (05)
  • [19] Direct Cu Plating of High Aspect Ratio Through Silicon Vias (TSVs) with Ru Seed on 300 mm Wafer
    Wafula, Fred
    Pattanaik, Gyanaranjan
    Enloe, Jack
    Hummler, Klaus
    Sapp, Brian
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 143 - 145
  • [20] Silicon micromachining of high aspect ratio, high-density through-wafer electrical interconnects for 3-D multichip packaging
    Wang, Zheyao
    Wang, Lianwei
    Nguyen, N. T.
    Wien, Wim A. H.
    Schellevis, Hugo
    Sarro, Pasqualina M.
    Burghartz, Joachim N.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (03): : 615 - 622