Mapping stresses in high aspect ratio polysilicon electrical through-wafer interconnects

被引:1
|
作者
Sharma, Himani [1 ]
Krabbe, Joshua [2 ]
Farsinezhad, Samira [1 ]
van Popta, Andy [2 ]
Wakefield, Nick [2 ]
Fitzpatrick, Glen [2 ]
Shankar, Karthik [1 ,3 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Micralyne Inc, Edmonton, AB T6N 1E6, Canada
[3] NRC Natl Inst Nanotechnol, Edmonton, AB T6G 2M9, Canada
来源
基金
加拿大自然科学与工程研究理事会;
关键词
deep reactive ion etching; three-dimensional integration; nondestructive inspection; RAMAN ANALYSIS; SILICON;
D O I
10.1117/1.JMM.14.2.024001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrical through-wafer interconnect technologies such as vertical through-silicon vias (TSVs) are essential in order to maximize performance, optimize usage of wafer real estate, and enable three-dimensional packaging in leading edge electronic and microelectromechanical systems (MEMS) products. Although copper TSVs have the advantage of low resistance, highly doped polysilicon TSVs offer designers a much larger range of processing options due to the compatibility of polysilicon with high temperatures and also with the full range of traditional CMOS processes. Large stresses are associated with both Cu and polysilicon TSVs, and their accurate measurement is critical for determining the keep-out zone (KOZ) of transistors and for optimizing downstream processes to maintain high yield. This report presents the fabrication and stress characterization of 400-mu m deep, 20-Omega resistance, high aspect ratio (25: 1) polysilicon TSVs fabricated by deep reactive ion etching (DRIE) followed by low- pressure chemical vapor deposition (LPCVD) of polysilicon with in-situ boron doping. Micro-Raman imaging of the wafer surface showed a maximum stress of 1.2 GPa occurring at the TSV edge and a KOZ of similar to 9 to 11 mu m. For polysilicon TSVs, the stress distribution in the TSVs far from the wafer surface(s) was not previously well- understood due to measurement limitations. Raman spectroscopy was able to overcome this limitation; a TSV cross section was examined and stresses as a function of both depth and width of the TSVs were collected and are analyzed herein. An 1100 degrees C postanneal was found to reduce average stresses by 40%. (C) 2015 Society of Photo-Optical Instrumentation Engineers (SPIE)
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Mechanical and microstructure characterization of high aspect ratio electroplated through-wafer copper interconnects
    Dixit, Pradeep
    Xu, Luhua
    Miao, Jianmin
    Pang, John H. L.
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 29 - 34
  • [2] Mechanical and microstructural characterization of high aspect ratio through-wafer electroplated copper interconnects
    Dixit, Pradeep
    Xu, Luhua
    Miao, Jianmin
    Pang, John H. L.
    Preisser, Robert
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2007, 17 (09) : 1749 - 1757
  • [3] Fabrication of high aspect ratio through-wafer copper interconnects by reverse pulse electroplating
    Gu, Changdong
    Xu, Hui
    Zhang, Tong-Yi
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2009, 19 (06)
  • [4] Electrical characterization of through-wafer interconnects
    Lawrence, TE
    Donovan, SM
    Knowlton, WB
    Rush-Byers, J
    Moll, AJ
    2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 99 - 102
  • [5] Process compatible polysilicon-based electrical through-wafer interconnects in silicon substrates
    Chow, EM
    Chandrasekaran, V
    Partridge, A
    Nishida, T
    Sheplak, M
    Quate, CF
    Kenny, TW
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2002, 11 (06) : 631 - 640
  • [6] High density, high aspect ratio through-wafer electrical interconnect vias for MEMS packaging
    Ok, SJ
    Kim, CH
    Baldwin, DF
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2003, 26 (03): : 302 - 309
  • [7] Silicon micromachining of high aspect ratio, high-density through-wafer electrical interconnects for 3-D multichip packaging
    Wang, Zheyao
    Wang, Lianwei
    Nguyen, N. T.
    Wien, Wim A. H.
    Schellevis, Hugo
    Sarro, Pasqualina M.
    Burghartz, Joachim N.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (03): : 615 - 622
  • [8] Through-wafer electrical interconnects by sidewall photolithographic patterning
    Liu, C
    WHERE INSTRUMENTATION IS GOING - CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 1998, : 1402 - 1405
  • [9] Fabrication of high aspect ratio 35 μm pitch through-wafer copper interconnects by electroplating for 3-D wafer stacking
    Dixit, Pradeep
    Miao, Jianmin
    Preisser, Robert
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2006, 9 (10) : G305 - G308
  • [10] Wafer thinning for high-density, through-wafer interconnects
    Wang, L
    Visser, CCG
    de Boer, C
    Laros, BM
    van der Vlist, W
    Groeneweg, J
    Craciun, G
    Sarro, PM
    MICROMACHINING AND MICROFABRICATION PROCESS TECHNOLOGY VIII, 2003, 4979 : 532 - 539