Mapping stresses in high aspect ratio polysilicon electrical through-wafer interconnects

被引:1
|
作者
Sharma, Himani [1 ]
Krabbe, Joshua [2 ]
Farsinezhad, Samira [1 ]
van Popta, Andy [2 ]
Wakefield, Nick [2 ]
Fitzpatrick, Glen [2 ]
Shankar, Karthik [1 ,3 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Micralyne Inc, Edmonton, AB T6N 1E6, Canada
[3] NRC Natl Inst Nanotechnol, Edmonton, AB T6G 2M9, Canada
来源
基金
加拿大自然科学与工程研究理事会;
关键词
deep reactive ion etching; three-dimensional integration; nondestructive inspection; RAMAN ANALYSIS; SILICON;
D O I
10.1117/1.JMM.14.2.024001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrical through-wafer interconnect technologies such as vertical through-silicon vias (TSVs) are essential in order to maximize performance, optimize usage of wafer real estate, and enable three-dimensional packaging in leading edge electronic and microelectromechanical systems (MEMS) products. Although copper TSVs have the advantage of low resistance, highly doped polysilicon TSVs offer designers a much larger range of processing options due to the compatibility of polysilicon with high temperatures and also with the full range of traditional CMOS processes. Large stresses are associated with both Cu and polysilicon TSVs, and their accurate measurement is critical for determining the keep-out zone (KOZ) of transistors and for optimizing downstream processes to maintain high yield. This report presents the fabrication and stress characterization of 400-mu m deep, 20-Omega resistance, high aspect ratio (25: 1) polysilicon TSVs fabricated by deep reactive ion etching (DRIE) followed by low- pressure chemical vapor deposition (LPCVD) of polysilicon with in-situ boron doping. Micro-Raman imaging of the wafer surface showed a maximum stress of 1.2 GPa occurring at the TSV edge and a KOZ of similar to 9 to 11 mu m. For polysilicon TSVs, the stress distribution in the TSVs far from the wafer surface(s) was not previously well- understood due to measurement limitations. Raman spectroscopy was able to overcome this limitation; a TSV cross section was examined and stresses as a function of both depth and width of the TSVs were collected and are analyzed herein. An 1100 degrees C postanneal was found to reduce average stresses by 40%. (C) 2015 Society of Photo-Optical Instrumentation Engineers (SPIE)
引用
收藏
页数:5
相关论文
共 50 条
  • [31] DEVELOPMENT OF THROUGH-WAFER INTERCONNECTS FOR MEMS DEFORMABLE MIRRORS
    Diouf, Alioune
    Stewart, Jason B.
    Cornelissen, Steven A.
    Bifano, Thomas G.
    INTERNATIONAL JOURNAL OF OPTOMECHATRONICS, 2010, 4 (03) : 237 - 245
  • [32] A high aspect-ratio silicon substrate-via technology and applications: Through-wafer interconnects for power and ground and faraday cages for SOC isolation
    Wu, JH
    del Alamo, JA
    Jenkins, KA
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 477 - 480
  • [33] Spray coating of photoresist for realizing through-wafer interconnects
    Pham, Nga P.
    Bulcke, Mathieu Vanden
    De Moor, Piet
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 831 - 836
  • [34] Integrating through-wafer interconnects with active devices and circuits
    Jozwiak, Jim
    Southwick, Richard G., III
    Johnson, Vaughn N.
    Knowlton, William B.
    Moll, Amy J.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (01): : 4 - 13
  • [35] Chemical mechanical planarization for Cu through-wafer interconnects
    Department of Materials Science and Engineering, College of Engineering, Boise State University, Boise, ID 83725, United States
    不详
    J Electrochem Soc, 2006, 3 (G211-G217):
  • [36] Fabrication of high aspect ratio through-wafer vias in CMOS wafers for 3-D packaging applications
    Rasmussen, FE
    Frech, J
    Heschel, M
    Hansen, O
    BOSTON TRANSDUCERS'03: DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2003, : 1659 - 1662
  • [37] Thermo-mechanical characterization of copper through-wafer interconnects
    Miranda, Peter A.
    Moll, Amy J.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 844 - +
  • [38] Through-wafer copper electroplating for three-dimensional interconnects
    Nguyen, NT
    Boellaard, E
    Pham, NP
    Kutchoukov, VG
    Craciun, G
    Sarro, PM
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2002, 12 (04) : 395 - 399
  • [39] Fabrication of flexible transducer arrays with through-wafer electrical interconnects based on trench refilling with PDMS
    Zhuang, Xuefeng
    Lin, Der-Song
    Oralkan, Oemer
    Khuri-Yakub, Butrus T.
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2008, 17 (02) : 446 - 452
  • [40] A Novel Vertical Solder Pump Structure for Through-Wafer Interconnects
    Gu, Jiebin
    Pike, W. T.
    Karl, W. J.
    MEMS 2010: 23RD IEEE INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, TECHNICAL DIGEST, 2010, : 500 - 503