Hybrid Test Vector Compression in System-on-Chip Test - An Overview and Methodology

被引:0
|
作者
Biswas, Satyendra N. [1 ]
Das, Sunil R. [2 ,3 ]
Petriu, Emil M. [2 ]
Hussain, Altaf [2 ]
机构
[1] Georgia Southern Univ, Dept Elect Engn Technol, Statesboro, GA 30460 USA
[2] Univ Ottawa, Fac Engn, Sch Informat Technol & Engn, Ottawa, ON K1N 6N5, Canada
[3] Troy Univ, Coll Arts & Sci, Dept Comp & Informat Sci, Montgomery, AL 36103 USA
关键词
Associative coder of Buyanovsky (ACB); automatic test equipmen (ATE); Burrows-Wheeler transformation (BWT); design-for-testability (DFT); frequency directed runlength coding; Golomb coding; intellectual property (IP) core; Limpel-Ziv-Walsh (LZW) coding; system-on-chip (SOC) test; COMPRESSION/DECOMPRESSION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a comprehensive study on a number of hybrid test vector compression methods for VLSI circuit testing. In the proposed approaches, a software program is loaded into the on-chip processor memory along with the compressed test data sets. To minimize on-chip storage besides testing time, the test data volume is first reduced by compaction in a hybrid manner before downloading into the processor. The methods utilize a set of adaptive coding techniques for realizing lossless compression. The compaction program need not be loaded into the embedded processor, as only the decompression of test data is required for the automatic test equipment. The developed schemes necessitate minimal hardware overhead, while the on-chip embedded processor can be reused for normal operation on completion of testing. As an extension of the earlier works, this paper also reports further results on studies of the problem and demonstrates the feasibility of the suggested methodologies with simulation results on ISCAS 85 combinational and ISCAS 89 full scan sequential benchmark circuits.
引用
收藏
页码:478 / +
页数:2
相关论文
共 50 条
  • [21] Test Wrapper and Test Access Mechanism Co-Optimization for System-on-Chip
    Vikram Iyengar
    Krishnendu Chakrabarty
    Erik Jan Marinissen
    [J]. Journal of Electronic Testing, 2002, 18 : 213 - 230
  • [22] Integrating Design-for-Test Techniques for On-Line Test of System-on-Chip
    Wang Ying
    Fan Xinnan
    [J]. PROCEEDINGS OF THE THIRD INTERNATIONAL SYMPOSIUM ON TEST AUTOMATION & INSTRUMENTATION, VOLS 1 - 4, 2010, : 31 - 34
  • [23] System-on-chip test scheduling with reconfigurable core wrappers
    Larsson, E
    Fujiwara, H
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (03) : 305 - 309
  • [24] Test bus assignment, sizing, and partitioning for system-on-chip
    Harmanani, Haidar M.
    Sawan, Rachel
    [J]. CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2007, 32 (03): : 164 - 175
  • [25] A PROTOTYPE PLATFORM FOR SYSTEM-ON-CHIP ADC TEST AND MEASUREMENT
    Mullane, Brendan
    O'Brien, Vincent
    MacNamee, Ciaran
    Fleischmann, Thomas
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 169 - 172
  • [26] Cost effective test planning for system-on-chip manufacture
    Lee, Songjun
    Ambler, Anthony P.
    [J]. 2006 IEEE AUTOTESTCON, VOLS 1 AND 2, 2006, : 81 - 87
  • [27] Test wrapper and test access mechanism co-optimization for system-on-chip
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    [J]. INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1023 - 1032
  • [28] Test Data Compression for System-on-chip using Flexible Runs-aware PRL Coding
    Yuan, Haiying
    Ju, Zijian
    Sun, Xun
    Guo, Kun
    Wang, Xiuyu
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (05): : 639 - 647
  • [29] Test Data Compression for System-on-chip using Flexible Runs-aware PRL Coding
    Haiying Yuan
    Zijian Ju
    Xun Sun
    Kun Guo
    Xiuyu Wang
    [J]. Journal of Electronic Testing, 2016, 32 : 639 - 647
  • [30] Test Scheduling and Test Time Minimization of System-on-Chip Using Modified BAT Algorithm
    Chandrasekaran, Gokul
    Kumar, Neelam Sanjeev
    Karthikeyan, P. R.
    Vanchinathan, K.
    Priyadarshi, Neeraj
    Twala, Bhekisipho
    [J]. IEEE ACCESS, 2022, 10 : 126199 - 126216