Test Wrapper and Test Access Mechanism Co-Optimization for System-on-Chip

被引:0
|
作者
Vikram Iyengar
Krishnendu Chakrabarty
Erik Jan Marinissen
机构
[1] Duke University,Department of Electrical and Computer Engineering
[2] Philips Research Laboratories,IC Design—Digital Design and Test
来源
关键词
Embedded core testing; test access mechanism (TAM); test wrapper; testing time; integer linear programming;
D O I
暂无
中图分类号
学科分类号
摘要
Test access mechanisms (TAMs) and test wrappers are integral parts of a system-on-chip (SOC) test architecture. Prior research has concentrated on only one aspect of the TAM/wrapper design problem at a time, i.e., either optimizing the TAMs for a set of pre-designed wrappers, or optimizing the wrapper for a given TAM width. In this paper, we address a more general problem, that of carrying out TAM design and wrapper optimization in conjunction. We present an efficient algorithm to construct wrappers that reduce the testing time for cores. Our wrapper design algorithm improves on earlier approaches by also reducing the TAM width required to achieve these lower testing times. We present new mathematical models for TAM optimization that use the core testing time values calculated by our wrapper design algorithm. We further present a new enumerative method for TAM optimization that reduces execution time significantly when the number of TAMs being designed is small. Experimental results are presented for an academic SOC as well as an industrial SOC.
引用
收藏
页码:213 / 230
页数:17
相关论文
共 50 条
  • [1] Test wrapper and test access mechanism co-optimization for system-on-chip
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    [J]. INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1023 - 1032
  • [2] Test wrapper and test access mechanism co-optimization for system-on-chip
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (02): : 213 - 230
  • [3] Thermal-safe test access mechanism and co-optimization for system-on-chip
    Yu, Thomas Edison
    Yoneda, Tomokazu
    Chakrabarty, Krishnendu
    Fujiwara, Hideo
    [J]. PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 187 - +
  • [4] Efficient test access mechanism optimization for system-on-chip
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (05) : 635 - 643
  • [5] Test wrapper and test access mechanism co-optimization for SoC based on ant colony algorithm
    Cui, Xiaole
    Cheng, Wei
    [J]. Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2009, 21 (04): : 461 - 466
  • [6] Test scheduling and test access architecture optimization for system-on-chip
    Hsu, HS
    Huang, JR
    Cheng, KL
    Wang, CW
    Huang, CT
    Wu, CW
    Lin, YL
    [J]. PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 411 - 416
  • [7] A hybrid bionic optimization algorithm for test access mechanism of system-on-chip
    Gu, Juan
    Cui, Xiao-Le
    Yin, Liang
    Cheng, Wei
    [J]. Shenzhen Daxue Xuebao (Ligong Ban)/Journal of Shenzhen University Science and Engineering, 2010, 27 (04): : 428 - 432
  • [8] An improved test access mechanism structure and optimization technique in system-on-chip
    Feng Jianhua
    Long Jieyi
    Xu Wenhua
    Ye Hongfei
    [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : D23 - D24
  • [9] Test access mechanism optimization, test scheduling, and tester data volume reduction for system-on-chip
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (12) : 1619 - 1632
  • [10] Niche genetic algorithm based optimization of test access mechanism for system-on-chip
    Microelectronics Center, Harbin Institute of Technology, Harbin 150001, China
    [J]. Harbin Gongye Daxue Xuebao, 2007, 5 (825-829):