An efficient implementation of a 2D DWT on FPGA

被引:3
|
作者
Wisdom, Michael [1 ]
Lee, Peter [1 ]
机构
[1] Univ Kent, Dept Elect, Canterbury CT2 7NZ, Kent, England
关键词
D O I
10.1109/FPL.2007.4380651
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper presents a high-speed implementation of a 2-D fixed-point Discrete Wavelet Transform (DWT) using the embedded DSP48 blocks available on a Xilinx Virtex-4 XC4VLX15-10 FPGA. The full transform uses just 10 DSP48 blocks, 3 block RAMs and 2,126 logic elements when synthesized using Xilinx ISE Version 8.2i and can perform calculations at 197.2 MHz. The results clearly show that by using the DSP48 blocks, it is possible to build computationally efficient DWT algorithms that can operate at higher speeds and with lower overall logic resources than other FPGA solutions that have been reported previously.
引用
收藏
页码:222 / 227
页数:6
相关论文
共 50 条
  • [31] An Efficient VLSI Architecture and FPGA Implementation of High-Speed and Low Power 2-D DWT for (9, 7) Wavelet Filter
    Mansouri, A.
    Ahaitouf, A.
    Abdi, F.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (03): : 50 - 60
  • [32] An Efficient Low Area Implementation of 2-D DCT on FPGA
    Dogan, Atakan
    2015 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2015, : 771 - 775
  • [33] An Efficient FPGA Parallel Implementation for 2-D MUSIC Algorithm
    Shi, Haoqiang
    Jiang, Zhanjun
    Liu, Qianru
    Cai, Xiaoyu
    2018 4TH INTERNATIONAL CONFERENCE ON ENVIRONMENTAL SCIENCE AND MATERIAL APPLICATION, 2019, 252
  • [34] Design and Implementation of DWT for EEG Signal on FPGA
    Tamanna, Rifa
    Islam, Sheikh Md. Rabiul
    Tabassum, Nazifa
    2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION & COMMUNICATION TECHNOLOGY (ICEEICT), 2018, : 390 - 394
  • [35] Area-Efficient Splitting Mechanism for 2D Convolution on FPGA
    Poddar, Shashi
    Rani, Sonam
    Koli, Bipin
    Kumar, Vipan
    RECENT TRENDS IN COMMUNICATION AND INTELLIGENT SYSTEMS, ICRTCIS 2019, 2020, : 165 - 173
  • [36] VLSI Implementation of Hybrid Wave-Pipelined 2D DWT Using Lifting Scheme
    Seetharaman, G.
    Venkataramani, B.
    Lakshminarayanan, G.
    VLSI DESIGN, 2008,
  • [37] Implementation of the 2D DCT using a Xilinx XC6264 FPGA
    Trainor, DW
    Heron, JP
    Woods, RF
    SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 541 - 550
  • [38] MRC Implementation of Super MDS for Efficient 2D Localization
    Ghods, Alireza
    Severi, Stefano
    Abreu, Giuseppe
    2017 14TH WORKSHOP ON POSITIONING, NAVIGATION AND COMMUNICATIONS (WPNC), 2017,
  • [39] Two efficient structures for 2D digital filter implementation
    Zhao, Z
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 641 - 648
  • [40] An FPGA Implementation of 3D Numerical Simulations on a 2D SIMD Array Processor
    Ishigaki, Yutaro
    Tomioka, Yoichi
    Shibata, Tsugumichi
    Kitazawa, Hitoshi
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 938 - 941