共 50 条
- [31] An Efficient VLSI Architecture and FPGA Implementation of High-Speed and Low Power 2-D DWT for (9, 7) Wavelet Filter INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (03): : 50 - 60
- [32] An Efficient Low Area Implementation of 2-D DCT on FPGA 2015 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2015, : 771 - 775
- [33] An Efficient FPGA Parallel Implementation for 2-D MUSIC Algorithm 2018 4TH INTERNATIONAL CONFERENCE ON ENVIRONMENTAL SCIENCE AND MATERIAL APPLICATION, 2019, 252
- [34] Design and Implementation of DWT for EEG Signal on FPGA 2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION & COMMUNICATION TECHNOLOGY (ICEEICT), 2018, : 390 - 394
- [35] Area-Efficient Splitting Mechanism for 2D Convolution on FPGA RECENT TRENDS IN COMMUNICATION AND INTELLIGENT SYSTEMS, ICRTCIS 2019, 2020, : 165 - 173
- [37] Implementation of the 2D DCT using a Xilinx XC6264 FPGA SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 541 - 550
- [38] MRC Implementation of Super MDS for Efficient 2D Localization 2017 14TH WORKSHOP ON POSITIONING, NAVIGATION AND COMMUNICATIONS (WPNC), 2017,
- [39] Two efficient structures for 2D digital filter implementation IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 641 - 648
- [40] An FPGA Implementation of 3D Numerical Simulations on a 2D SIMD Array Processor 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 938 - 941