An efficient implementation of a 2D DWT on FPGA

被引:3
|
作者
Wisdom, Michael [1 ]
Lee, Peter [1 ]
机构
[1] Univ Kent, Dept Elect, Canterbury CT2 7NZ, Kent, England
关键词
D O I
10.1109/FPL.2007.4380651
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper presents a high-speed implementation of a 2-D fixed-point Discrete Wavelet Transform (DWT) using the embedded DSP48 blocks available on a Xilinx Virtex-4 XC4VLX15-10 FPGA. The full transform uses just 10 DSP48 blocks, 3 block RAMs and 2,126 logic elements when synthesized using Xilinx ISE Version 8.2i and can perform calculations at 197.2 MHz. The results clearly show that by using the DSP48 blocks, it is possible to build computationally efficient DWT algorithms that can operate at higher speeds and with lower overall logic resources than other FPGA solutions that have been reported previously.
引用
收藏
页码:222 / 227
页数:6
相关论文
共 50 条
  • [21] An FPGA Implementation of Future Video Coding 2D Transform
    Mert, Ahmet Can
    Kalali, Ercan
    Hamzaoglu, Ilker
    2017 IEEE 7TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2017, : 31 - 36
  • [22] Automation techniques for implementation of hybrid wave-pipelined 2D DWT
    Seetharaman, G.
    Venkataramani, B.
    Lakshminarayanan, G.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2008, 3 (03) : 217 - 229
  • [23] A hierarchical pipelining architecture and FPGA implementation for lifting-based 2-D DWT
    Chunhui Zhang
    Yun Long
    Fadi Kurdahi
    Journal of Real-Time Image Processing, 2007, 2 : 281 - 291
  • [24] An Efficient FPGA Implementation for 2-D MUSIC Algorithm
    Kai Huang
    Jin Sha
    Wei Shi
    Zhongfeng Wang
    Circuits, Systems, and Signal Processing, 2016, 35 : 1795 - 1805
  • [25] An Efficient FPGA Implementation for 2-D MUSIC Algorithm
    Huang, Kai
    Sha, Jin
    Shi, Wei
    Wang, Zhongfeng
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (05) : 1795 - 1805
  • [26] A hierarchical pipelining architecture and FPGA implementation for lifting-based 2-D DWT
    Zhang, Chunhui
    Long, Yun
    Kurdahi, Fadi
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2007, 2 (04) : 281 - 291
  • [27] Efficient Facial Recognition Using Vector Quantization of 2D DWT Features
    Aldhahab, Ahmed
    Alobaidi, Taif
    Mikhael, Wasfy B.
    2016 50TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2016, : 439 - 443
  • [28] Design of a 2D Median Filter with a High Throughput FPGA Implementation
    Goel, Anish
    Ahmad, M. Omair
    Swamy, M. N. S.
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 1073 - 1076
  • [29] FPGA implementation of filtered image using 2D Gaussian filter
    Kabbai, Leila
    Sghaier, Anissa
    Douik, Ali
    Machhout, Mohsen
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2016, 7 (07) : 514 - 520
  • [30] Reduction of Lifting Steps of Non Separable 2D Quadruple Lifting DWT Compatible with Separable 2D DWT
    Poomrittigul, Suvit
    Iwahashi, Masahiro
    Kiya, Hitoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (07) : 1492 - 1499