The Approximation Scheme For Peak Power Driven Voltage Partitioning

被引:0
|
作者
Wang, Jia [1 ]
Chen, Xiaodao [1 ]
Liao, Chen [1 ]
Hu, Shiyan [1 ]
机构
[1] Michigan Technol Univ, Dept Elect & Comp Engn, Houghton, MI 49931 USA
关键词
Voltage Partitioning; Fully Polynomial Time Approximation Scheme; NP-Complete; Peak Power Minimization; Voltage Island Shutdown;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With advancing technology, large dynamic power consumption has significantly limited circuit miniaturization. Minimizing peak power consumption, which is defined as the maximum power consumption among all voltage partitions, is important since it enables energy saving from the voltage island shutdown mechanism. In this paper, we prove that the peak power driven voltage partitioning problem is NP-complete and propose an efficient provably good fully polynomial time approximation scheme for it. The new algorithm can approximate the optimal peak power driven voltage partitioning solution in O(m(2)(mn/epsilon(4))(m)) time within a factor of (1 + epsilon) for sufficiently small positive epsilon, where n is the number of circuit blocks and m is the number of partitions which is a small constant in practice. Our experimental results demonstrate that the dynamic programming cannot finish for even 20 blocks while our new approximation algorithm runs fast. In particular, varying epsilon, orders of magnitude speedup can be obtained with only 0.6% power increase. The tradeoff between the peak power minimization and the total power minimization is also investigated. We demonstrate that the total power minimization algorithm obtains good results in total power but with quite large peak power, while our peak power optimization algorithm can achieve on average 26.5% reduction in peak power with only 0.46% increase in total power. Moreover, our peak power driven voltage partitioning algorithm is integrated into a simulated annealing based floorplanning technique. Experimental results demonstrate that compared to total power driven floorplanning, the peak power driven floorplanning can significantly reduce peak power with only little impact in total power, HPWL, estimated power ground routing cost, level shifter cost and runtime. Further, when the voltage island shutdown is performed, peak power driven voltage partitioning can lead to over 10% more energy saving than a greedy frequency based voltage partitioning when multiple idle block sequences are considered.
引用
收藏
页码:736 / 741
页数:6
相关论文
共 50 条
  • [21] Adaptive peak power reduction scheme controlling peak level based on adaptive algorithm
    Sano, H
    Kubo, H
    Murakami, K
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 2006, 89 (10): : 44 - 54
  • [22] Adaptive Channel Power Partitioning Scheme in WCDMA Femto Cell
    Ban, Tae-Won
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 2014, E97B (01) : 190 - 195
  • [23] Large Power System Partitioning Method for Transient Voltage Control
    Guan L.
    Wu L.
    Zhuo Y.
    Wen B.
    Chen P.
    Zhao Q.
    Huang Z.
    [J]. Dianwang Jishu/Power System Technology, 2018, 42 (11): : 3753 - 3759
  • [24] A low-power capacitor switching scheme with low common-mode voltage variation for successive approximation ADC
    Ghasemi, A. Rasool
    Saberi, Mehdi
    Lotfi, Reza
    [J]. MICROELECTRONICS JOURNAL, 2017, 61 : 15 - 20
  • [25] A peak power reduction scheme with parity carrier for multicarrier modulation
    Muta, O
    Takata, T
    Akaiwa, Y
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 2002, 85 (08): : 34 - 46
  • [26] New OFDM peak-to-average power reduction scheme
    Armstrong, J
    [J]. IEEE VTC 53RD VEHICULAR TECHNOLOGY CONFERENCE, SPRING 2001, VOLS 1-4, PROCEEDINGS, 2001, : 756 - 760
  • [27] Power-driven circuit netlist multilevel partitioning algorithm
    Hao, Jie
    Peng, Silong
    [J]. Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2009, 21 (02): : 190 - 195
  • [28] Increasing of peak power of superradiation pulses by variation of accelerating voltage
    Ginzburg, NS
    Zotova, IV
    Rozental, RM
    Sergeev, AS
    Kamada, M
    Sugawara, K
    Kurihara, K
    Shirasaka, H
    Ando, R
    Kamada, K
    [J]. BEAMS 2002, 2002, 650 : 291 - 294
  • [29] Dynamic scan chain partitioning for reducing peak shift power during test
    Almukhaizim, Sobeeh
    Sinanoglu, Ozgur
    [J]. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 298 - 302
  • [30] Dynamic Scan Chain Partitioning for Reducing Peak Shift Power During Test
    Almukhaizim, Sobeeh
    Sinanoglu, Ozgur
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (02) : 298 - 302