The Approximation Scheme For Peak Power Driven Voltage Partitioning

被引:0
|
作者
Wang, Jia [1 ]
Chen, Xiaodao [1 ]
Liao, Chen [1 ]
Hu, Shiyan [1 ]
机构
[1] Michigan Technol Univ, Dept Elect & Comp Engn, Houghton, MI 49931 USA
关键词
Voltage Partitioning; Fully Polynomial Time Approximation Scheme; NP-Complete; Peak Power Minimization; Voltage Island Shutdown;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With advancing technology, large dynamic power consumption has significantly limited circuit miniaturization. Minimizing peak power consumption, which is defined as the maximum power consumption among all voltage partitions, is important since it enables energy saving from the voltage island shutdown mechanism. In this paper, we prove that the peak power driven voltage partitioning problem is NP-complete and propose an efficient provably good fully polynomial time approximation scheme for it. The new algorithm can approximate the optimal peak power driven voltage partitioning solution in O(m(2)(mn/epsilon(4))(m)) time within a factor of (1 + epsilon) for sufficiently small positive epsilon, where n is the number of circuit blocks and m is the number of partitions which is a small constant in practice. Our experimental results demonstrate that the dynamic programming cannot finish for even 20 blocks while our new approximation algorithm runs fast. In particular, varying epsilon, orders of magnitude speedup can be obtained with only 0.6% power increase. The tradeoff between the peak power minimization and the total power minimization is also investigated. We demonstrate that the total power minimization algorithm obtains good results in total power but with quite large peak power, while our peak power optimization algorithm can achieve on average 26.5% reduction in peak power with only 0.46% increase in total power. Moreover, our peak power driven voltage partitioning algorithm is integrated into a simulated annealing based floorplanning technique. Experimental results demonstrate that compared to total power driven floorplanning, the peak power driven floorplanning can significantly reduce peak power with only little impact in total power, HPWL, estimated power ground routing cost, level shifter cost and runtime. Further, when the voltage island shutdown is performed, peak power driven voltage partitioning can lead to over 10% more energy saving than a greedy frequency based voltage partitioning when multiple idle block sequences are considered.
引用
收藏
页码:736 / 741
页数:6
相关论文
共 50 条
  • [1] Fast Approximation For Peak Power Driven Voltage Partitioning in Almost Linear Time
    Wang, Jia
    Chen, Xiaodao
    Liu, Lin
    Hu, Shiyan
    [J]. 2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 698 - 704
  • [2] Energy and Peak Power Efficiency Analysis for the Single Voltage Approximation (SVA) Scheme
    Pagani, Santiago
    Chen, Jian-Jia
    Henkel, Joerg
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (09) : 1415 - 1428
  • [3] The Fast Optimal Voltage Partitioning Algorithm For Peak Power Density Minimization
    Wang, Jia
    Hu, Shiyan
    [J]. 2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 213 - 217
  • [4] Enhanced Density Peak-Based Power Grid Reactive Voltage Partitioning
    Deng, Xingye
    Liu, Canwei
    Liu, Hualiang
    Chen, Lei
    Guo, Yuyan
    Zhen, Heding
    [J]. ENERGIES, 2023, 16 (17)
  • [5] A partitioning scheme for optimizing interconnect power
    Mehra, R
    Guerra, LM
    Rabaey, JM
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (03) : 433 - 443
  • [6] A Bi-Level Voltage Control Scheme of Power Systems via Automatic Zone Partitioning
    Shaaban, Mohamed
    [J]. INTERNATIONAL REVIEW OF ELECTRICAL ENGINEERING-IREE, 2011, 6 (04): : 2059 - 2067
  • [7] Power-driven design partitioning
    Mukherjee, R
    Memik, SO
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 740 - 750
  • [8] A novel peak power reduction scheme for OFDM
    Muller, SH
    Huber, JB
    [J]. PIMRC '97 - EIGHTH IEEE INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS: WAVES OF THE YEAR 2000+, TECHNICAL PROGRAM, PROCEEDINGS, VOLS 1-3, 1997, : 1090 - 1094
  • [9] Peak power minimizing algorithm by voltage scheduling
    Su Yajuan
    Wei Shaojun
    Ye Tianchun
    Chen Lan
    Luo Jiajun
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2008, 17 (01) : 85 - 89
  • [10] Power management for FPGAs: Power-driven design partitioning
    Mukherjee, R
    Memik, SO
    [J]. 12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 326 - 327