Sub-threshold 10T SRAM bit cell with read/write XY selection

被引:14
|
作者
Feki, Anis [1 ,2 ]
Allard, Bruno [2 ]
Turgis, David [1 ]
Lafont, Jean-Christophe [1 ]
Drissi, Faress Tissafi [1 ]
Abouzeid, Fady [1 ]
Haendler, Sebastien [1 ]
机构
[1] STMicroelectronics, Crolles, France
[2] Univ Lyon, INSA Lyon, CNRS, Ampere,UMR5005, F-69621 Villeurbanne, France
关键词
Sub threshold Design; SRAM; Leakage; Half selected bit cells; Bit cell; XY selection; VOLTAGE; OPERATION;
D O I
10.1016/j.sse.2014.11.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
New SRAM bit cell architectures have been proposed recently as solutions to the limitations of the sixtransistor (6T) SRAM bit cell in term of minimum supply voltage, V-DDMIN. There is no demonstrated bit cell as superior under ultra-low supply voltage like the 6T bit cell at nominal voltage. Main limitations concern first the ratio between the read current and the standby current at the lowest operating voltage, second the bit cell robustness to perturbations and third the data sensing sensitivity, among other but minor limitations. The paper presents two proposals of ten-transistor (10T) Ultra-Low-Voltage bit cell for 0.3 V operation and processed in 28 nm LP CMOS bulk. Simulation results are compared to experimental results to demonstrate a satisfying operation at Ultra-Low supply voltage. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1 / 11
页数:11
相关论文
共 50 条
  • [41] A 10T SRAM with Two Read and Write Modes across Row and Column for CAM Operation and Computing In-Memory
    Zhang, Zhang
    Chen, Zhihao
    Chen, Sikai
    Xie, Guangjun
    Zeng, Jianmin
    Liu, Gang
    [J]. 2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [42] Characterization of a Novel 10T Low-Voltage SRAM Cell With High Read and Write Margin for 20nm FinFET Technology
    Limachia, Mitesh
    Viramgama, Pathik
    Thakker, Rajesh
    Kothari, Nikhil
    [J]. 2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 309 - 314
  • [43] Design of a Bit-Interleaved Low Power 10T SRAM Cell with Enhanced Stability
    Kumar, Manoj R.
    Sridevi, P., V
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [44] A Sub-threshold Eight Transistor (8T) SRAM Cell Design for Stability Improvement
    Kushwah, C. B.
    Vishvakarma, S. K.
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [45] Differential Read/Write 7T SRAM With Bit-Interleaved Structure for Near-Threshold Operation
    Oh, Ji Sang
    Park, Juhyun
    Cho, Keonhee
    Oh, Tae Woo
    Jung, Seong-Ook
    [J]. IEEE ACCESS, 2021, 9 : 64105 - 64115
  • [46] Low Leakage and Robust Sub-threshold SRAM Cell Using Memristor
    Mustaqueem, Zeba
    Ansari, Abdul Quaiyum
    Akram, Md Waseem
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2022, 68 (04) : 667 - 676
  • [47] A Novel 10T SRAM Cell with Low Power Dissipation in Active and Sleep Mode for Write Operation
    Upadhyay, P.
    Kundu, Prasanta
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2014 11TH INTERNATIONAL JOINT CONFERENCE ON COMPUTER SCIENCE AND SOFTWARE ENGINEERING (JCSSE), 2014, : 206 - 211
  • [48] Design and Analysis of a New Sub-Threshold DTMOS SRAM Cell Structure
    Soleimani-Amiri, Samaneh
    Afzali-Kusha, Ali
    Sammak, Ahmad
    [J]. 2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 50 - 53
  • [49] High Performance Process Variations Aware Technique for Sub-threshold 8T-SRAM Cell
    Sharma, Vijay Kumar
    Patel, Sumit
    Pattanaik, Manisha
    [J]. WIRELESS PERSONAL COMMUNICATIONS, 2014, 78 (01) : 57 - 68
  • [50] A near-threshold 7T SRAM cell with high write and read margins and low write time for sub-20 nm FinFET technologies
    Ansari, Mohammad
    Afzali-Kusha, Hassan
    Ebrahimi, Behzad
    Navabi, Zainalabedin
    Afzali-Kusha, Ali
    Pedram, Massoud
    [J]. INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 91 - 106