Low Leakage and Robust Sub-threshold SRAM Cell Using Memristor

被引:0
|
作者
Mustaqueem, Zeba [1 ]
Ansari, Abdul Quaiyum [1 ]
Akram, Md Waseem [1 ]
机构
[1] Jamia Milia Islamia Cent Univ, New Delhi, India
关键词
-6T SRAM cell; memristor; power dissipation; read and write operation; leakage current; stability; non-volatile circuit; DESIGN;
D O I
10.24425/ijet.2022.141287
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
work aims to improve the total power dissipation, leakage currents and stability without disturbing the logic state of SRAM cell with concept called sub-threshold operation. Though, sub-threshold SRAM proves to be advantageous but fails with basic 6T SRAM cell during readability and writability. In this paper we have investigated a non-volatile 6T2M (6 Transistors & 2 Memristors) sub-threshold SRAM cell working at lower supply voltage of VDD=0.3V, where Memristor is used to store the information even at power failures and restores previous data with successful read and write operation overcomes the challenge faced. This paper also proposes a new configuration of non-volatile 6T2M (6 Transistors & 2 Memristors) sub-threshold SRAM cell resulting in improved behaviour in terms of power, stability and leakage current where read and write power has improved by 40% and 90% respectively when compared to 6T2M (conventional) SRAM cell. The proposed 6T2M SRAM cell offers good stability of RSNM=65mV and WSNM=93mV which is much improved at low voltage when compared to conventional basic 6T SRAM cell, and improved leakage current of 4.92nA is achieved as compared.
引用
收藏
页码:667 / 676
页数:10
相关论文
共 50 条
  • [1] Low-leakage sub-threshold 9T-SRAM cell in 14-nm FinFET technology
    Zeinali, Behzad
    Madsen, Jens Kargaard
    Raghavan, Praveen
    Moradi, Farshad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (11) : 1647 - 1659
  • [2] A Novel Memristor-Based SRAM Design with Improved Stability in Sub-Threshold Region
    Gupta H.
    Bansal S.
    Journal of The Institution of Engineers (India): Series B, 2022, 103 (06) : 1863 - 1873
  • [3] Detection of Stability Faults in Sub-threshold SRAM cell Using IDDT Waveform
    Ohileshwari, M. S.
    Gudi, Anandthirtha B.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 774 - 780
  • [4] Architectural Level Sub-threshold Leakage Power Estimation of SRAM Arrays with its Peripherals
    Navlakha, Nupur
    Garg, Lokesh
    Boolchandani, Dharmendar
    Sahula, Vineet
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 312 - 321
  • [5] Sub-threshold SRAM bit cell pnn for VDDmin and power reduction
    Chien, Y. C.
    Chiang, I. H.
    Wang, J. S.
    ELECTRONICS LETTERS, 2014, 50 (20) : 1427 - 1428
  • [6] Design and Analysis of a New Sub-Threshold DTMOS SRAM Cell Structure
    Soleimani-Amiri, Samaneh
    Afzali-Kusha, Ali
    Sammak, Ahmad
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 50 - 53
  • [7] A novel approach for Low Voltage, Low Power deep Sub-threshold 5-T SRAM cell
    Shrivastava, Prabhat Chandra
    Kumar, Prashant
    Tiwari, Manish
    Dhawan, Amit
    2017 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING AND COMMUNICATION TECHNOLOGIES (ICETCCT), 2017, : 172 - 176
  • [8] Leakage Minimization in Full Adder by Using Sub-Threshold Technique
    Gautam, Surabhi
    Singh, Man Mohan
    Bhadauria, Vijaya
    Siddiqui, M. J.
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2017, : 142 - 146
  • [9] Ultra8T: A sub-threshold 8T SRAM with leakage detection
    Shen, Shan
    Xu, Hao
    Zhou, Yongliang
    Ling, Ming
    Yu, Wenjian
    INTEGRATION-THE VLSI JOURNAL, 2024, 98
  • [10] A 160 mV, Fully Differential, Robust Schmitt Trigger Based Sub-threshold SRAM
    Kulkarni, Jaydeep P.
    Kim, Keejong
    Roy, Kaushik
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 171 - 176