A 400 MHz, 8-bit, 1.75-ps Resolution Pipelined-Two-Step Time-to-Digital Converter with Dynamic Time Amplification

被引:0
|
作者
Tu, Yuting [1 ,2 ]
Xu, Rongjin [1 ,2 ]
Ye, Dawei [1 ,2 ]
Lyu, Liangjian [1 ,2 ]
Shi, C-J Richard [1 ,2 ,3 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[2] Fudan Univ, Inst Brain Inspired Circuits & Syst iBiCAS, Shanghai 201203, Peoples R China
[3] Univ Washington, Dept Elect & Comp Engn, Seattle, WA 98195 USA
关键词
Two-step architecture; time-to-digital converter (TDC); voltage-to-time converter (VTC); time-to-voltage converter (TVC); time amplifier(TA); phase-locked loop(PLL); NM CMOS; BIT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work proposes a high-speed pipelined-two-step time-to-digital converter (TDC) with a dynamic time amplification (DTA) to improve the resolution at low power. The key element of this TDC is the DTA. It samples the residual time errors as voltages held in the MOM capacitors and discharges them to generate the amplified time difference. Thanks to the dynamic time-voltage-time conversion, the DTA realizes high linearity and power efficiency, and can be employed to build a pipeline TDC architecture with high sampling frequency because of its sample and hold operation. Moreover, the DTA maintains constant gain, so only a one-time forground calibration for gain mismatch is required in this TDC. Simulations show that the TDC designed in 65 nm CMOS achieves 8-bit, 1.75 ps of time resolution, and 1 LSB INL and 1.6 LSB DNL with one-time foreground calibration at 400 MHz sampling frequency while just consuming 726 uW power, which corresponds to 18.45 fJ/Conv. FoM.
引用
收藏
页数:4
相关论文
共 47 条
  • [21] A 10-Bit, 12 ps Resolution CMOS Time-to-Digital Converter Dedicated to Ultra-Fast Optical Timing Applications
    Kanoun, Moez
    Ben Attouch, Mohamed Walid
    Berube-Lauziere, Yves
    Fontaine, Rejean
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (04) : 1129 - 1148
  • [22] A 0.6-V Supply Two-Step Time-to-Digital Converter Using Dynamic Threshold Technology
    Zhang, Cong
    Wang, Zixuan
    Xia, Xiaojuan
    Geng, Xin
    Guo, Yufeng
    Tian, Zichen
    Liu, Mei
    [J]. 2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1638 - 1641
  • [23] A Novel 550-fs Time-Resolution 7.5-bit Stochastic Time-to-Digital Converter Based on Two Arbiter Groups
    Liu, Mingming
    Lai, Xinquan
    Wang, Yuheng
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72
  • [24] A 12.88 MS/s 0.28 pJ/conv.step 8-bit Stage-Interleaved Pulse-Shrinking Time-to-Digital Converter in 130 nm CMOS
    Park, Young Jun
    Yuan, Fei
    [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [25] Single-Chip Time-to-Digital Converter with 10 ps Resolution, 160 ns Dynamic Range, and 1% LSB DNL
    Markovic, Bojan
    Tamborini, Davide
    Villa, Federica
    Tosi, Alberto
    [J]. 2012 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD (NSS/MIC), 2012, : 1440 - 1444
  • [26] A Novel 12-Bit 0.6-mW Two-Step Coarse-Fine Time-to-Digital Converter
    Wang, Zhaoyuan
    Jin, Yeran
    Zhou, Bo
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (12) : 4654 - 4658
  • [27] An 8-bit 100-MS/s Digital-to-Skew Converter with 200-ps Range for Time-interleaved Sampling
    Chen, Chixiao
    Cai, ShengChang
    Xu, Jialiang
    Zhu, Xiaoshi
    Ye, Fan
    Ren, Junyan
    [J]. 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 1100 - 1103
  • [28] A 13-Bit, 12-ps Resolution Vernier Time-to-Digital Converter Based on Dual Delay-Rings for SPAD Image Sensor
    Huang, Zunkai
    Huang, Jinglin
    Tian, Li
    Wang, Ning
    Zhu, Yongxin
    Wang, Hui
    Feng, Songlin
    [J]. SENSORS, 2021, 21 (03) : 1 - 19
  • [29] A 19-bit Range and 4.5-ps Resolution Fully-Synthesizable Time-to-Digital Converter with Quad-Edge Offset Cancellation
    Cheong, Heon Hwa
    Kim, Suhwan
    [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3378 - 3382
  • [30] A 8bit Two Stage Time-to-Digital Converter Using 16x Cascaded Time Difference Amplifier in 0.18um CMOS
    Mandai, Shingo
    Nakura, Toru
    Ikeda, Makoto
    Asada, Kunihiro
    [J]. MELECON 2010: THE 15TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, 2010, : 280 - 285