共 47 条
- [22] A 0.6-V Supply Two-Step Time-to-Digital Converter Using Dynamic Threshold Technology [J]. 2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1638 - 1641
- [24] A 12.88 MS/s 0.28 pJ/conv.step 8-bit Stage-Interleaved Pulse-Shrinking Time-to-Digital Converter in 130 nm CMOS [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
- [25] Single-Chip Time-to-Digital Converter with 10 ps Resolution, 160 ns Dynamic Range, and 1% LSB DNL [J]. 2012 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD (NSS/MIC), 2012, : 1440 - 1444
- [27] An 8-bit 100-MS/s Digital-to-Skew Converter with 200-ps Range for Time-interleaved Sampling [J]. 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 1100 - 1103
- [29] A 19-bit Range and 4.5-ps Resolution Fully-Synthesizable Time-to-Digital Converter with Quad-Edge Offset Cancellation [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3378 - 3382
- [30] A 8bit Two Stage Time-to-Digital Converter Using 16x Cascaded Time Difference Amplifier in 0.18um CMOS [J]. MELECON 2010: THE 15TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, 2010, : 280 - 285