A Low-Power 1-V Supply Dynamic Comparator

被引:18
|
作者
Chevella, Subhash [1 ]
O'Hare, Daniel [1 ]
O'Connell, Ivan [1 ]
机构
[1] Tyndall Natl Inst, Microelect Circuits Ctr Ireland, Precis Circuits, Cork T12 R5CP, Ireland
来源
关键词
Analog-to-digital converter (ADC); comparator; double-tail latch-type comparator; latch; low-noise; low-power; SAR; StrongArm;
D O I
10.1109/LSSC.2020.3009437
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This letter presents a low-power dynamic comparator for ultralow power applications. The prototype is designed in a 65-nm CMOS process with a supply voltage of 1 V and is compared against the widely used double tail latch comparator in terms of power consumption and input referred rms noise. The addition of cross-coupled devices to the input differential pair prevents the comparator internal nodes from fully discharging to ground in contrast to the conventional architecture. This reduces the power consumption while achieving similar noise levels. Measurements demonstrate that the proposed comparator achieves an input referred rms noise voltage of 220 mu V against 210 mu V for the conventional comparator with a 30% reduction in power. The proposed circuit consumes 0.19-pJ energy per comparison.
引用
收藏
页码:154 / 157
页数:4
相关论文
共 50 条
  • [31] An adaptive analog-to-digital converter based on low-power dynamic latch comparator
    Zhang, Zhaohui
    Zhong, Peixin
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY (EIT 2005), 2005, : 397 - 402
  • [32] Low-power high-speed 1-V LSI using a 0.25-μm MTCMOS/SIMOX technique
    Shigematsu, S
    Hatano, T
    Tanabe, Y
    Mutoh, S
    [J]. ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 103 - 107
  • [33] Low power, variable supply CMOS comparator
    Parlak, M
    Gürbüz, Y
    [J]. PROCEEDINGS OF THE IEEE 12TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE, 2004, : 140 - 143
  • [34] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [35] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    [J]. Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [36] A Low-Power Comparator-Less Relaxation Oscillator
    Sun, Yufei
    Ma, Yanzhao
    Cui, Kai
    Fan, Xiaoya
    [J]. 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [37] Design of Low-Power Comparator in the Context of Big Data
    Li, Mingcui
    Zhou, Rigui
    [J]. NEW INDUSTRIALIZATION AND URBANIZATION DEVELOPMENT ANNUAL CONFERENCE: THE INTERNATIONAL FORUM ON NEW INDUSTRIALIZATION DEVELOPMENT IN BIG-DATA ERA, 2015, : 203 - 208
  • [38] An efficient hamming distance comparator for low-power applications
    Fujino, M
    Moshnyaga, YG
    [J]. ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 641 - 644
  • [39] OFFSET-COMPENSATED LOW-POWER CURRENT COMPARATOR
    PALMISANO, G
    PALUMBO, G
    [J]. ELECTRONICS LETTERS, 1994, 30 (20) : 1637 - 1639
  • [40] Low-power latch comparator with accurate hysteresis control
    Khanfir, Leila
    Mouine, Jaouhar
    [J]. JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2020, 71 (06): : 379 - 387