共 50 条
- [31] An adaptive analog-to-digital converter based on low-power dynamic latch comparator [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY (EIT 2005), 2005, : 397 - 402
- [32] Low-power high-speed 1-V LSI using a 0.25-μm MTCMOS/SIMOX technique [J]. ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 103 - 107
- [33] Low power, variable supply CMOS comparator [J]. PROCEEDINGS OF THE IEEE 12TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE, 2004, : 140 - 143
- [35] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator [J]. Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
- [36] A Low-Power Comparator-Less Relaxation Oscillator [J]. 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
- [37] Design of Low-Power Comparator in the Context of Big Data [J]. NEW INDUSTRIALIZATION AND URBANIZATION DEVELOPMENT ANNUAL CONFERENCE: THE INTERNATIONAL FORUM ON NEW INDUSTRIALIZATION DEVELOPMENT IN BIG-DATA ERA, 2015, : 203 - 208
- [38] An efficient hamming distance comparator for low-power applications [J]. ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 641 - 644
- [39] OFFSET-COMPENSATED LOW-POWER CURRENT COMPARATOR [J]. ELECTRONICS LETTERS, 1994, 30 (20) : 1637 - 1639
- [40] Low-power latch comparator with accurate hysteresis control [J]. JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2020, 71 (06): : 379 - 387