CMOS planar spiral inductor modeling and low noise amplifier design

被引:3
|
作者
Telli, A [1 ]
Demir, S [1 ]
Askar, M [1 ]
机构
[1] Middle E Tech Univ, Dept Elect Elect Engn, TR-06531 Ankara, Turkey
关键词
RFIC; CMOS; low noise amplifier; planar spiral inductors; inductor modeling;
D O I
10.1016/j.mejo.2005.06.019
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
During this study, various narrowband single-ended inductive source degenerated Low Noise Amplifiers (LNAs) for GSM and S-band low earth orbit (LEO) space applications have been designed, simulated and compared using Mietec CMOS 0.7 mu m process and the Cadence/BSIM3v3. To get more realistic results, parasitic effects due to layout have been calculated and added to the simulations. Also, considering the inductive source degenerative topology, most of the attention is given on the modeling of planar spiral inductor by lumped element circuits. Moreover to decrease the substrate effects, the inductors have been surrounded by grounded guard rings and have patterned ground shield (PGS) under them. The simulation results of LNA including the parasitic effects indicate a forward gain of 9 dB with noise figure of 4.5 dB while drawing 18 mW from + 3 V supply at 22 10 MHz. The area occupied is 1.8 mm X 1.6 mm with pads, 1.3 mm X 1.2 mm without pads. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:71 / 78
页数:8
相关论文
共 50 条
  • [1] Planar spiral inductor modeling for RFIC design
    Telli, A
    Demir, S
    Askar, MA
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 138 - 142
  • [2] A 5 GHz CMOS Low Noise Amplifier with a 3.25 turn spiral inductor for IEEE802.16a
    Kalantari, Fatemeh
    Masoumi, Nasser
    Gholampour, Nafiseh
    Saeidi, Roghayeh
    2006 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC 2006), VOLS 1-4, 2006, : 2330 - 2334
  • [3] High Performance Square Spiral Inductor for 65 nm CMOS V-band Low Noise Amplifier
    Subramani, Koushik Murali
    Maganti, Gopi Tharun
    Jegatheesh, Gowri M.
    Krishnaa, Y. Alokh
    Balamurugan, Karthigha
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 1715 - 1719
  • [4] Design of CMOS Tunable Image-Rejection Low-Noise Amplifier with Active Inductor
    Lee, Ler Chun
    bin A'ain, Abu Khari
    Kordesch, Albert Victor
    VLSI DESIGN, 2008,
  • [5] A multiband inductor-reuse CMOS low-noise amplifier
    Tzeng, Fred
    Jahanian, Amin
    Heydari, Payam
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (03) : 209 - 213
  • [6] A CMOS low noise amplifier at 2.4 GHz with active inductor load
    Pascht, A
    Fischer, J
    Berroth, M
    2001 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2001, : 1 - 5
  • [7] A methodology for CMOS low noise amplifier design
    Roa, E
    Soares, JN
    Van Noije, W
    16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 14 - 19
  • [8] A CMOS low noise amplifier with integrated front-side micromachined inductor
    Ben Yishay, Roee
    Stolyarova, Sara
    Shapira, Shye
    Musiya, Moshe
    Kryger, David
    Shiloh, Yossi
    Nemirovsky, Yael
    MICROELECTRONICS JOURNAL, 2011, 42 (05) : 754 - 757
  • [9] A Broadband Low Voltage CMOS Low Noise Amplifier Design
    Hsiao, Chih-Lung
    Wei, Hung-Che
    Kuo, Yue-Fang
    2014 IEEE 3RD GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE), 2014, : 55 - 56
  • [10] CMOS low noise amplifier design optimization technique
    Nguyen, TK
    Oh, NJ
    Choi, HC
    Ihm, KJ
    Lee, SG
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 185 - 188