CMOS planar spiral inductor modeling and low noise amplifier design

被引:3
|
作者
Telli, A [1 ]
Demir, S [1 ]
Askar, M [1 ]
机构
[1] Middle E Tech Univ, Dept Elect Elect Engn, TR-06531 Ankara, Turkey
关键词
RFIC; CMOS; low noise amplifier; planar spiral inductors; inductor modeling;
D O I
10.1016/j.mejo.2005.06.019
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
During this study, various narrowband single-ended inductive source degenerated Low Noise Amplifiers (LNAs) for GSM and S-band low earth orbit (LEO) space applications have been designed, simulated and compared using Mietec CMOS 0.7 mu m process and the Cadence/BSIM3v3. To get more realistic results, parasitic effects due to layout have been calculated and added to the simulations. Also, considering the inductive source degenerative topology, most of the attention is given on the modeling of planar spiral inductor by lumped element circuits. Moreover to decrease the substrate effects, the inductors have been surrounded by grounded guard rings and have patterned ground shield (PGS) under them. The simulation results of LNA including the parasitic effects indicate a forward gain of 9 dB with noise figure of 4.5 dB while drawing 18 mW from + 3 V supply at 22 10 MHz. The area occupied is 1.8 mm X 1.6 mm with pads, 1.3 mm X 1.2 mm without pads. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:71 / 78
页数:8
相关论文
共 50 条
  • [41] A systematic approach to CMOS low noise amplifier design for ultrawideband applications
    Lee, HJ
    Ha, DS
    Choi, SS
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3962 - 3965
  • [42] Design of CMOS low noise amplifier with inductive degeneration for navigation application
    Sharma, Abhishek
    Kalra, Dheeraj
    Kumar, Manish
    Bhatia, Rajiv
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2024, 75 (06): : 458 - 466
  • [43] Design guidelines for the noise optimization of a 0.18 μm CMOS low-noise amplifier
    Youssef, AA
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 46 (03) : 193 - 201
  • [44] Design Guidelines for the Noise Optimization of a 0.18 μm CMOS Low-Noise Amplifier
    Ahmed A. Youssef
    Analog Integrated Circuits and Signal Processing, 2006, 46 : 193 - 201
  • [45] A 10.8-GHz CMOS low-noise amplifier using parallel-resonant inductor
    Sun, Kuo-Jung
    Tsai, Zuo-Min
    Lin, Kun-You
    Wang, Huei
    2007 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-6, 2007, : 1787 - 1790
  • [46] A 2.4-GHz CMOS low noise amplifier using an inter-stage matching inductor
    Kim, HS
    Li, XP
    Ismail, M
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 1040 - 1043
  • [47] Design of a CMOS Broadband Transimpedance Amplifier With Floating Active Inductor
    Chen, Xiangyu
    Takahashi, Yasuhiro
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 231 - 235
  • [48] Design Optimization of a Planar Spiral Inductor Using Space Mapping
    Leal-Romo, Felipe de J.
    Cabrera-Gomez, Marisol
    Rayas-Sanchez, Jose E.
    Garcia-Mora, Daniel M.
    2017 IEEE 26TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2017,
  • [49] Low-voltage CMOS low-noise amplifier using planar-interleaved transformer
    Tang, CC
    Liu, SI
    ELECTRONICS LETTERS, 2001, 37 (08) : 497 - 498
  • [50] 1GHz bandwidth low power amplifier design using CMOS active inductor
    Wu, Ming-Jeui
    Yen, Pei-Jen
    Chou, Ching-Chuan
    Yang, Jenn-Tzer
    WSEAS Transactions on Communications, 2006, 5 (06): : 1000 - 1007