On-chip decoupling capacitance and P/G wire co-optimization for dynamic noise

被引:5
|
作者
Zhao, Min [1 ]
Panda, Rajendran [1 ]
Reschke, Ben [1 ]
Fu, Yuhong [1 ]
Mewett, Trudi [2 ]
Chandrasekaran, Sri [1 ]
Sundareswaran, Savithri [1 ]
Yan, Shu [1 ]
机构
[1] Freescale Semicond Inc, Austin, TX 78729 USA
[2] Australia Semicond Technol Comp Pty Ltd, Adelaide, SA 5000, Australia
关键词
decap; on-chip decoupling capacitance; wire enhancement; co-optimization; dynamic noise;
D O I
10.1109/DAC.2007.375145
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Decap allocation are the primary methods for addressing the dynamic voltage noise problem of on-chip power networks. When space in the immediate proximity of a hot spot is constrained, simply adding decoupling capacitance without improving the local wiring is ineffective. Based on this key observation, we propose an efficient co-optimization of decap allocation and local wiring enhancement. The method solves a linear program (LP) iteratively and is based on the decap budgeting algorithm [10]. Experimental results on two actual chip designs demonstrate the area and run-time efficiency of the co-optimization algorithm. Moreover, it provides excellent solutions even in cases where decap allocation alone fails to provide a feasible solution.
引用
收藏
页码:162 / +
页数:2
相关论文
共 50 条
  • [41] Systematic Co-Optimization From Chip Design, Process Technology To Systems For GPU AI Chip
    Hu, John R.
    Chen, James
    Liew, Boon-Khim
    Wang, Yanfeng
    Shen, Lianxi
    Cong, Lin
    [J]. 2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [42] Dynamic on-chip thermal optimization for three-dimensional networks-on-chip
    [J]. Al-Dujaily, R. (raaed.aldujaily@newcastle.ac.uk), 1600, Oxford University Press (56):
  • [43] Dynamic Indexing: Leakage-Aging Co-Optimization for Caches
    Calimera, Andrea
    Loghi, Mirko
    Macii, Enrico
    Poncino, Massimo
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (02) : 251 - 264
  • [44] Dynamic On-Chip Thermal Optimization for Three-Dimensional Networks-On-Chip
    Al-Dujaily, Ra'ed
    Mak, Terrence
    Lam, Kai-Pui
    Xia, Fei
    Yakovlev, Alex
    Poon, Chi-Sang
    [J]. COMPUTER JOURNAL, 2013, 56 (06): : 756 - 770
  • [45] Co-optimization of Dynamic/Static Test Power in Scan Test
    Wang Wei
    Han Yinhe
    Li Xiaowei
    Fang Fang
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2009, 18 (01) : 54 - 58
  • [46] Test Wrapper and Test Access Mechanism Co-Optimization for System-on-Chip
    Vikram Iyengar
    Krishnendu Chakrabarty
    Erik Jan Marinissen
    [J]. Journal of Electronic Testing, 2002, 18 : 213 - 230
  • [47] Area and time co-optimization for system-on-a-chip based on consecutive testability
    Yoneda, T
    Uchiyama, T
    Fujiwara, H
    [J]. INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 415 - 422
  • [48] Test wrapper and test access mechanism co-optimization for system-on-chip
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    [J]. INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1023 - 1032
  • [49] Device-Circuit Co-Optimization for Negative Capacitance FinFETs based on SPICE Model
    Huo, Jiali
    Huang, Weixing
    Zhang, Fan
    Huo, Qiang
    Gan, Weizhuo
    Xu, Haoqing
    Zhu, Huilong
    Yin, Huaxiang
    Wu, Zhenhua
    [J]. IWAPS 2020: PROCEEDINGS OF 2020 4TH INTERNATIONAL WORKSHOP ON ADVANCED PATTERNING SOLUTIONS (IWAPS), 2020, : 67 - 70
  • [50] System and Technology Co-optimization for RRAM based Computation-in-memory Chip
    Liu, Yuyi
    Gao, Bin
    [J]. 2021 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2021,