Reduction of Noise Using Continuously Changing Variable Clock and Clock Gating for IC Chips

被引:12
|
作者
Bhowmik, Suman [1 ]
Deb, Debajit [1 ]
Pradhan, Sambhu Nath [2 ]
Bhattacharyya, Bidyut K. [3 ]
机构
[1] Natl Inst Technol Agartala, Agartala 799046, India
[2] Natl Inst Technol Agartala, Dept Elect & Commun Engn, Agartala 799046, India
[3] Natl Inst Technol Agartala, Dept Elect Engn, Agartala 799046, India
关键词
Cadence design tool; Cadence layout tool; clock gating (CG); high speed; Ld I/dt noise; phase-locked loop (PLL); power and ground noise; power delivery network (PDN); unit step voltage generation; variable clock frequency; DESIGN; LOGIC;
D O I
10.1109/TCPMT.2016.2562143
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The performance of silicon chip depends on the operating voltage of the chip. The chip should be designed using proper power and ground bond pads to minimize the power supply noise. When the chip starts working from the sleep mode, then the sudden rise in current inside the chip causes Ld I/dt noise. This noise reduces the power supply voltage, which in turn reduces the operating frequency of the chip. This makes the chip manufacturer to sell products of high-performance chips at a lower operating frequency. In order to ramp this current slowly, an innovative and fundamentally new method is implemented. In this proposed method, we have increased the operating frequency inside the chip slowly (from f(min) to f(max)) to control the current ramp and at the same time performed clock gating (CG) to minimize noise by suppressing the current drawn by the device. We have applied this concept of variable frequency together with CG in a 3-b up counter to demonstrate that one can construct a design where the clock can be modulated during its functional operation without any functional failure.
引用
收藏
页码:886 / 896
页数:11
相关论文
共 50 条
  • [31] Harmonic Rejection Mixing Techniques Using Clock-Gating
    Rafi, Aslam A.
    Viswanathan, T. R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (08) : 1862 - 1874
  • [32] Power Optimization of Communication System Using Clock Gating Technique
    Sahni, Kanika
    Rawat, Kiran
    Pandey, Sujata
    Ahmad, Ziauddin
    2015 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES ACCT 2015, 2015, : 375 - 378
  • [33] Low power network processor design using clock gating
    Luo, Y
    Yu, J
    Yang, J
    Bhuyan, L
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 712 - 715
  • [34] Fundamental Study on Randomized Processing in Cryptographic IC Using Variable Clock against Correlation Power Analysis
    Saito, Megumi
    Mizuki, Takaaki
    Sone, Hideaki
    Hayashi, Yu-ichi
    2015 10TH INTERNATIONAL WORKSHOP ON THE ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS, 2015, : 39 - 43
  • [35] Pipeline Power Reduction through Single Comparator-based Clock Gating
    Wang, Wei
    Tsao, Yu-Chi
    Choi, Ken
    Park, SeongMo
    Chung, Moo-Kyoung
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 480 - +
  • [36] Distributed Clock Gating for Power Reduction of a Programmable Waveform Generator for Neural Stimulation
    Noorsal, Emilia
    Sooksood, Kriangkrai
    Bihr, Ulrich
    Becker, Joachim
    Ortmanns, Maurits
    2012 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2012, : 3878 - 3881
  • [37] Power Reduction by Integrated Within_Clock_Power Gating and Power Gating (WCPG_in_PG)
    Nath, Debanjali
    Choudhury, Priyanka
    Pradhan, Sambhu Nath
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 160 - 168
  • [38] Clock buffer polarity assignment for power noise reduction.
    Samanta, Rupak
    Venkataraman, Ganesh
    Hu, Jiang
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 726 - +
  • [39] Clock noise reduction in geometric time delay interferometry combinations
    Yang, Zi-Jiang
    Wang, Pan-Pan
    Tan, Yu-Jie
    Shao, Cheng-Gang
    RESULTS IN PHYSICS, 2023, 53
  • [40] Simultaneous switching noise reduction by resonant clock distribution networks
    Mesgarzadeh, Behzad
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (02) : 242 - 249