Distributed Clock Gating for Power Reduction of a Programmable Waveform Generator for Neural Stimulation

被引:0
|
作者
Noorsal, Emilia [1 ]
Sooksood, Kriangkrai [1 ]
Bihr, Ulrich [1 ]
Becker, Joachim [1 ]
Ortmanns, Maurits [1 ]
机构
[1] Univ Teknol MARA UiTM, Fac Elect Engn, George Town 13500, Malaysia
关键词
D O I
暂无
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
This paper describes how to employ distributed clock gating to achieve an overall low power design of a programmable waveform generator intended for a neural stimulator. The power efficiency is enabled using global timing control combined with local amplitude distribution over a bus to the local stimulator frontends. This allows the combination of local and global clock gating for complete sub-blocks of the design. A counter and a shifter employed at the local digital stimulator reduce the design complexity for the waveform generation and thus the overall power consumptions. The average power results indicate that 63% power can be saved for the global stimulator control unit and 89-96% power can be saved for the local digital stimulator by using the proposed approach. The circuit has been implemented and successfully tested in a 0.35 mu m AMS HVCMOS technology.
引用
收藏
页码:3878 / 3881
页数:4
相关论文
共 38 条
  • [1] Power Reduction by Clock Gating Technique
    Srinivasan, Nandita
    Prakash, Navamitha. S.
    Shalakha, D.
    Sivaranjani, D.
    Lakshmi, Swetha Sri G.
    Sundari, B. Bala Tripura
    SMART GRID TECHNOLOGIES (ICSGT- 2015), 2015, 21 : 631 - 635
  • [2] Deterministic clock Gating for microprocessor power reduction
    Li, H
    Bhunia, S
    Chen, Y
    Vijaykumar, TN
    Roy, K
    NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 113 - 122
  • [3] CLOCK GATING ARCHITECTURES FOR FPGA POWER REDUCTION
    Huda, Safeen
    Mallick, Muntasir
    Anderson, Jason H.
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 112 - 118
  • [4] Scan power reduction based on clock-gating
    Huang, Ning
    Zhu, En
    IEICE ELECTRONICS EXPRESS, 2012, 9 (12): : 1018 - 1022
  • [5] Design of a Low Power DSP with Distributed and Early Clock Gating
    王兵
    王琴
    彭瑞华
    付宇卓
    Journal of Shanghai Jiaotong University, 2007, (05) : 610 - 617
  • [6] Power Reduction by Integrated Within_Clock_Power Gating and Power Gating (WCPG_in_PG)
    Nath, Debanjali
    Choudhury, Priyanka
    Pradhan, Sambhu Nath
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 160 - 168
  • [7] Design of a low power DSP with distributed and early clock gating
    Wang, Bing
    Wang, Qin
    Peng, Rui-Hua
    Fu, Yu-Zhuo
    Journal of Shanghai Jiaotong University (Science), 2007, 12 E (05) : 610 - 617
  • [8] Power Reduction of Montgomery Multiplication Architectures Using Clock Gating
    Erra, Rachana
    Stine, James E.
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 474 - 478
  • [9] A Low Power and Wide Range Programmable Clock Generator With a High Multiplication Factor
    Choi, Jaehyouk
    Kim, Stephen T.
    Kim, Woonyun
    Kim, Kwan-Woo
    Lim, Kyutae
    Laskar, Joy
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 701 - 705
  • [10] Leakage power reduction for clock gating scheme on PD-SOI
    Fukuoka, K
    Iijima, M
    Hamada, K
    Numa, M
    Tada, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 613 - 616