Distributed Clock Gating for Power Reduction of a Programmable Waveform Generator for Neural Stimulation

被引:0
|
作者
Noorsal, Emilia [1 ]
Sooksood, Kriangkrai [1 ]
Bihr, Ulrich [1 ]
Becker, Joachim [1 ]
Ortmanns, Maurits [1 ]
机构
[1] Univ Teknol MARA UiTM, Fac Elect Engn, George Town 13500, Malaysia
来源
2012 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC) | 2012年
关键词
D O I
暂无
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
This paper describes how to employ distributed clock gating to achieve an overall low power design of a programmable waveform generator intended for a neural stimulator. The power efficiency is enabled using global timing control combined with local amplitude distribution over a bus to the local stimulator frontends. This allows the combination of local and global clock gating for complete sub-blocks of the design. A counter and a shifter employed at the local digital stimulator reduce the design complexity for the waveform generation and thus the overall power consumptions. The average power results indicate that 63% power can be saved for the global stimulator control unit and 89-96% power can be saved for the local digital stimulator by using the proposed approach. The circuit has been implemented and successfully tested in a 0.35 mu m AMS HVCMOS technology.
引用
收藏
页码:3878 / 3881
页数:4
相关论文
共 38 条
  • [21] An integrated multichannel waveform generator for large-scale spatio-temporal stimulation of neural tissue
    Pawel Hottowy
    Władysław Dąbrowski
    Andrzej Skoczeń
    Piotr Wiącek
    Analog Integrated Circuits and Signal Processing, 2008, 55 : 239 - 248
  • [22] An integrated multichannel waveform generator for large-scale spatio-temporal stimulation of neural tissue
    Hottowy, Pawel
    Dabrowski, Wtadystaw
    Skoczen, Andrzej
    Wiacek, Piotr
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 55 (03) : 239 - 248
  • [23] A Clock-gating Based Capture Power Droop Reduction Methodology for At-Speed Scan Testing
    Yang, Bo
    Sanghani, Amit
    Sarangi, Shantanu
    Liu, Chunsheng
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 197 - 203
  • [24] Low-Power Programmable Pseudorandom Word Generator and Clock Multiplier Unit for High-Speed SerDes Applications
    Chen, Wei-Zen
    Huang, Guan-Sheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) : 1495 - 1501
  • [25] A high power efficient multi-waveform current stimulator used in implantable neural stimulation
    Mooziraji, Farhad Bozorgi
    Shoaei, Omid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (03) : 459 - 469
  • [26] A high power efficient multi-waveform current stimulator used in implantable neural stimulation
    Farhad Bozorgi Mooziraji
    Omid Shoaei
    Analog Integrated Circuits and Signal Processing, 2016, 86 : 459 - 469
  • [27] A 1.2-6.4 GHz Clock Generator with a Low-Power DCO and Programmable Multiplier in 40-nm CMOS
    Tikka, Tero
    Stadius, Kari
    Ryynanen, Jussi
    Voutilainen, Martti
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 506 - 509
  • [28] A Low-Power Programmable DLL-Based Clock Generator with Wide-Range Anti-harmonic Lock
    Kim, Yongtae
    Pham, Phi-Hung
    Heo, Woonhyung
    Koo, Jabeom
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 520 - +
  • [29] Ultra Low Power Ring VCO Based Tuneable Signal Generator for Neural Stimulation
    Halder, Debasish
    Gupta, Anil Kumar
    2015 4TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2015,
  • [30] Design of low power 16-bit counter with Programmable Combinational Logic and Integrated Clock Gating using 16-nm technology
    Mohamed Sulaiman, S.
    Jaison, B.
    Anto Bennet, M.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2021, 108 (02) : 163 - 179