Reduction of Noise Using Continuously Changing Variable Clock and Clock Gating for IC Chips

被引:12
|
作者
Bhowmik, Suman [1 ]
Deb, Debajit [1 ]
Pradhan, Sambhu Nath [2 ]
Bhattacharyya, Bidyut K. [3 ]
机构
[1] Natl Inst Technol Agartala, Agartala 799046, India
[2] Natl Inst Technol Agartala, Dept Elect & Commun Engn, Agartala 799046, India
[3] Natl Inst Technol Agartala, Dept Elect Engn, Agartala 799046, India
关键词
Cadence design tool; Cadence layout tool; clock gating (CG); high speed; Ld I/dt noise; phase-locked loop (PLL); power and ground noise; power delivery network (PDN); unit step voltage generation; variable clock frequency; DESIGN; LOGIC;
D O I
10.1109/TCPMT.2016.2562143
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The performance of silicon chip depends on the operating voltage of the chip. The chip should be designed using proper power and ground bond pads to minimize the power supply noise. When the chip starts working from the sleep mode, then the sudden rise in current inside the chip causes Ld I/dt noise. This noise reduces the power supply voltage, which in turn reduces the operating frequency of the chip. This makes the chip manufacturer to sell products of high-performance chips at a lower operating frequency. In order to ramp this current slowly, an innovative and fundamentally new method is implemented. In this proposed method, we have increased the operating frequency inside the chip slowly (from f(min) to f(max)) to control the current ramp and at the same time performed clock gating (CG) to minimize noise by suppressing the current drawn by the device. We have applied this concept of variable frequency together with CG in a 3-b up counter to demonstrate that one can construct a design where the clock can be modulated during its functional operation without any functional failure.
引用
收藏
页码:886 / 896
页数:11
相关论文
共 50 条
  • [21] Power Supply Noise Reduction of Multicore CPU by Staggering Current and Variable Clock Frequency
    Bhowmik, Suman
    Pradhan, Sambhu Nath
    Bhattacharyya, Bidyut K.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (05): : 875 - 882
  • [22] Application of clock gating techniques at a flip-flop level to switching noise reduction in VLSI circuits
    Parra, P
    Castro, J
    Valencia, M
    Acosta, AJ
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 1003 - 1014
  • [23] Clock Buffer Polarity Assignment Utilizing Useful Clock Skews for Power Noise Reduction
    Joo, Deokjin
    Kim, Taewhan
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 226 - 231
  • [24] Dynamic Power Optimization of LFSR Using Clock Gating
    Madhushree, K.
    Rajan, Niju
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
  • [25] Selective Clock Gating by Using Wasting Toggle Rate
    Li, Li
    Choi, Ken
    Park, Seongmo
    Chung, MooKyung
    2009 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2009, : 397 - +
  • [26] Reduction of Substrate Noise in Sub Clock Frequency Range
    Sherazi, Syed Muhammad Yasser
    Asif, Shahzad
    Backenius, Erik
    Vesterbacka, Mark
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (06) : 1287 - 1297
  • [27] Clock Buffer Polarity Assignment for Power Noise Reduction
    Samanta, Rupak
    Venkataraman, Ganesh
    Hu, Jiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (06) : 770 - 780
  • [28] Leakage power reduction for clock gating scheme on PD-SOI
    Fukuoka, K
    Iijima, M
    Hamada, K
    Numa, M
    Tada, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 613 - 616
  • [29] Power Reduction in Domino Logic using clock gating in 16nm CMOS Technology
    Singhal, Smita
    Mehra, Anu
    Tripathi, Upendra
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 274 - 277
  • [30] Low Power Design of Johnson Counter Using Clock Gating
    Ismail, Sani Md.
    Rahman, A. B. M. Saadmaan
    Islam, Farha Tamanna
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 510 - 517