共 50 条
- [43] A 36-42 GHz 0.18-μm CMOS Amplifier Using Cascode-Cascade Matching Topology for Millimeter-wave Broadband Applications 2023 ASIA-PACIFIC MICROWAVE CONFERENCE, APMC, 2023, : 626 - 628
- [44] Vertical Dopingless Dual-Gate Junctionless FET for Digital and RF Analog Applications Silicon, 2024, 16 : 2719 - 2728
- [46] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops 2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 168 - +
- [47] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2358 - +
- [49] A 3-V RF-CMOS dual-gate up-conversion mixer 1999 IEEE MTT-S SYMPOSIUM ON TECHNOLOGIES FOR WIRELESS APPLICATIONS DIGEST, 1999, : 141 - 145
- [50] Noise Modeling of Source Inductive Degeneration Low Noise Amplifier in 0.18-μm CMOS Technology 2013 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION, NETWORKS AND SATELLITE (COMNETSAT), 2013, : 15 - 19