A 0.18-μm Dual-Gate CMOS Device Modeling and Applications for RF Cascode Circuits

被引:8
|
作者
Chang, Hong-Yeh [1 ]
Liang, Kung-Hao [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jhongli 32001, Taoyuan, Taiwan
关键词
BSIM; CMOS; dual gate; low-noise amplifier (LNA); mixer; modeling; LOW-POWER; P-MOSFET; NOISE; GHZ; MIXER; EXTRACTION; DESIGN;
D O I
10.1109/TMTT.2010.2091201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A merged-diffusion dual-gate CMOS device model is presented in this paper. The proposed large-signal model consists of two intrinsic BSIM3v3 nonlinear models and parasitic components. The parasitic elements, including the substrate networks, the distributed resistances, and the inductances, are extracted from the measured S-parameters. In order to verify the model accuracy, a cascode configuration with the proposed dual-gate device is employed in a low-noise amplifier. The dual-gate model is also evaluated with power sweep and load-pull measurements. In addition, a doubly balanced dual-gate mixer is successfully demonstrated using the proposed model. The measured results agree with the simulated results using the proposed device model for both linear and nonlinear applications. The advanced large-signal dual-gate CMOS model can be further used as an RF sub-circuit cell for simplifying the design procedure.
引用
收藏
页码:116 / 124
页数:9
相关论文
共 50 条
  • [41] Vertical Dopingless Dual-Gate Junctionless FET for Digital and RF Analog Applications
    Garg, Aanchal
    Singh, Balraj
    Singh, Yashvir
    SILICON, 2024, 16 (06) : 2719 - 2728
  • [42] Substrate and process dependence of gate oxide reliability of 0.18μm dual gate CMOS process
    Zhao Yi
    Wan Xing-Gong
    ACTA PHYSICA SINICA, 2006, 55 (06) : 3003 - 3006
  • [43] A 36-42 GHz 0.18-μm CMOS Amplifier Using Cascode-Cascade Matching Topology for Millimeter-wave Broadband Applications
    Huang, Rou-Yin
    Fang, Miao-Ting
    Chen, Po-Yuan
    Chang, Hong-Yeh
    2023 ASIA-PACIFIC MICROWAVE CONFERENCE, APMC, 2023, : 626 - 628
  • [44] Vertical Dopingless Dual-Gate Junctionless FET for Digital and RF Analog Applications
    Aanchal Garg
    Balraj Singh
    Yashvir Singh
    Silicon, 2024, 16 : 2719 - 2728
  • [45] 5.2-GHz RF Power Harvester in 0.18-μm CMOS for Implantable Intraocular Pressure Monitoring
    Ouda, Mahmoud H.
    Arsalan, Muhammad
    Marnat, Loic
    Shamim, Atif
    Salama, Khaled N.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (05) : 2177 - 2184
  • [46] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops
    Li, M.
    Huang, W. -J.
    Kwasniewski, T.
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 168 - +
  • [47] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops
    Li, Miao
    Kwasniewski, Tad
    Wang, Shoujun
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2358 - +
  • [48] A 3-5 GHz TH-UWB transmitter in 0.18-μm RF CMOS technology
    段吉海
    王志功
    李智群
    Journal of Semiconductors, 2009, (07) : 103 - 106
  • [49] A 3-V RF-CMOS dual-gate up-conversion mixer
    O'Toole, RP
    1999 IEEE MTT-S SYMPOSIUM ON TECHNOLOGIES FOR WIRELESS APPLICATIONS DIGEST, 1999, : 141 - 145
  • [50] Noise Modeling of Source Inductive Degeneration Low Noise Amplifier in 0.18-μm CMOS Technology
    Kurniawan, Taufiq Alif
    Wibisono, Gunawan
    2013 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION, NETWORKS AND SATELLITE (COMNETSAT), 2013, : 15 - 19