A 0.18-μm Dual-Gate CMOS Device Modeling and Applications for RF Cascode Circuits

被引:8
|
作者
Chang, Hong-Yeh [1 ]
Liang, Kung-Hao [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jhongli 32001, Taoyuan, Taiwan
关键词
BSIM; CMOS; dual gate; low-noise amplifier (LNA); mixer; modeling; LOW-POWER; P-MOSFET; NOISE; GHZ; MIXER; EXTRACTION; DESIGN;
D O I
10.1109/TMTT.2010.2091201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A merged-diffusion dual-gate CMOS device model is presented in this paper. The proposed large-signal model consists of two intrinsic BSIM3v3 nonlinear models and parasitic components. The parasitic elements, including the substrate networks, the distributed resistances, and the inductances, are extracted from the measured S-parameters. In order to verify the model accuracy, a cascode configuration with the proposed dual-gate device is employed in a low-noise amplifier. The dual-gate model is also evaluated with power sweep and load-pull measurements. In addition, a doubly balanced dual-gate mixer is successfully demonstrated using the proposed model. The measured results agree with the simulated results using the proposed device model for both linear and nonlinear applications. The advanced large-signal dual-gate CMOS model can be further used as an RF sub-circuit cell for simplifying the design procedure.
引用
收藏
页码:116 / 124
页数:9
相关论文
共 50 条
  • [31] A 0.18-μm CMOS receiver with decision-feedback equalization for backplane applications
    Li, Miao
    Kwasniewski, Tad
    Wang, Shoujun
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1039 - +
  • [32] A dual-antenna phased-array UWB transceiver in 0.18-μm CMOS
    Lo, Steve
    Sever, Isaac
    Ma, Ssu-Pin
    Jang, Peter
    Zou, Albert
    Arnott, Chris
    Ghatak, Kalyan
    Schwartz, Adam
    Huynh, Lam
    Phan, Ven Tim
    Nguyen, Thai
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2776 - 2786
  • [33] A 0.18-μm CMOS Dual-Band Frequency Synthesizer With Spur Reduction Calibration
    Chen, Yang-Wen
    Yu, Yueh-Hua
    Chen, Yi-Jan Emery
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2013, 23 (10) : 551 - 553
  • [34] 0.18-μm CMOS Process highly sensitive differential optically reconfigurable gate array VLSI
    Watanabe, Takahiro
    Watanabe, Minoru
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 308 - 313
  • [35] Radiation hardness perspectives for the design of analog detector readout circuits in the 0.18-μm CMOS generation
    Manghisoni, M
    Ratti, L
    Re, V
    Speziali, V
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (06) : 2902 - 2909
  • [36] A 2.4-GHz RF sampling receiver front-end in 0.18-μm CMOS
    Jakonis, D
    Folkesson, K
    Dabrowski, J
    Eriksson, P
    Svensson, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) : 1265 - 1277
  • [37] A 0.18-μm CMOS RF Transceiver With Self-Detection and Calibration Functions for Bluetooth V2.1+EDR Applications
    Hu, Wei-Yi
    Lin, Jia-Wei
    Tien, Kuo-Chi
    Hsieh, Yong-Hsiang
    Chen, Chao-Liang
    Tso, Hung-Ta
    Shih, Yi-Shun
    Hu, Shao-Chueh
    Chen, Sao-Jie
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2010, 58 (05) : 1367 - 1374
  • [38] A 0.18μm CMOS direct RF sampling mixer for DECT applications
    Buskov, Mikael
    Holst, Steffen
    Mikkelsen, Jan Hvolgaard
    Prumme, Jan
    Leeuwenburgh, Arjan
    Olesen, Poul
    Hermansen, Dan D.
    Jorgensen, Thomas
    Larsen, Torben
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 239 - +
  • [39] A low power folded mixer for UWB system applications in 0.18-μm CMOS technology
    Chang, Fong-Cheng
    Juang, Ping-Cheng
    Chao, Shih-Fong
    Wang, Huei
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2007, 17 (05) : 367 - 369
  • [40] An Integrated On-Chip Implantable Antenna in 0.18-μm CMOS Technology for Biomedical Applications
    Liu, Changrong
    Guo, Yong-Xin
    Liu, Xueguan
    Xiao, Shaoqiu
    IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 2016, 64 (03) : 1167 - +