A 0.18-μm Dual-Gate CMOS Device Modeling and Applications for RF Cascode Circuits

被引:8
|
作者
Chang, Hong-Yeh [1 ]
Liang, Kung-Hao [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jhongli 32001, Taoyuan, Taiwan
关键词
BSIM; CMOS; dual gate; low-noise amplifier (LNA); mixer; modeling; LOW-POWER; P-MOSFET; NOISE; GHZ; MIXER; EXTRACTION; DESIGN;
D O I
10.1109/TMTT.2010.2091201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A merged-diffusion dual-gate CMOS device model is presented in this paper. The proposed large-signal model consists of two intrinsic BSIM3v3 nonlinear models and parasitic components. The parasitic elements, including the substrate networks, the distributed resistances, and the inductances, are extracted from the measured S-parameters. In order to verify the model accuracy, a cascode configuration with the proposed dual-gate device is employed in a low-noise amplifier. The dual-gate model is also evaluated with power sweep and load-pull measurements. In addition, a doubly balanced dual-gate mixer is successfully demonstrated using the proposed model. The measured results agree with the simulated results using the proposed device model for both linear and nonlinear applications. The advanced large-signal dual-gate CMOS model can be further used as an RF sub-circuit cell for simplifying the design procedure.
引用
收藏
页码:116 / 124
页数:9
相关论文
共 50 条
  • [1] RF potential of a 0.18-μm CMOS logic device technology
    Burghartz, JN
    Hargrove, M
    Webster, CS
    Groves, RA
    Keene, M
    Jenkins, KA
    Logan, R
    Nowak, E
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (04) : 864 - 870
  • [2] RF characteristics of 0.18-μm CMOS transistors
    Han, K
    Han, JH
    Je, M
    Shin, Y
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (01) : 45 - 48
  • [3] RF modeling of an MOS varactor and MIM capacitor in 0.18-μm CMOS technology
    Song, SS
    Han, J
    Je, M
    Han, K
    Shin, H
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 41 (06) : 922 - 926
  • [4] Electrical-stress effects and device modeling of 0.18-μm RF MOSFETs
    Kao, HL
    Chin, A
    Liao, CC
    Chen, CC
    McAlister, SP
    Chi, CC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (04) : 636 - 642
  • [5] LC voltage controlled oscillator in 0.18-μm RF CMOS
    李文渊
    李显
    王志功
    Journal of Semiconductors, 2011, 32 (11) : 82 - 87
  • [6] A 0.18 μm dual-gate CMOS model for the design of 2.4 GHz low noise amplifier
    Liang, Kung-Hao
    Chan, Yi-Jen
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2006, : 353 - +
  • [7] A 0.18 μm dual-gate CMOS model for the design of 2.4 GHz low noise amplifier
    Liang, Kung-Hao
    Chan, Yi-Jen
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2006, : 313 - 316
  • [8] Integrated power transistor in 0.18-μm CMOS technology for RF system-on-chip applications
    Hsu, HM
    Su, JG
    Chen, CW
    Tang, DD
    Chen, CH
    Sun, JYC
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2002, 50 (12) : 2873 - 2881
  • [9] Poststress RF-Drifts of Dual-Band LC VCO 0.18-μm CMOS Technology
    Jain, Sanjeev
    Jang, Sheng-Lyang
    Juang, Miin-Horng
    INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2014, 24 (02) : 243 - 248
  • [10] A 417 GHz Darlington Cascode Broadband Medium Power Amplifier in 0.18-μm CMOS Technology
    Huang, Pin-Cheng
    Lin, Kun-You
    Wang, Huei
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (01) : 43 - 45