A high-performance, low-area reconfiguration controller for network-on-chip-based partial dynamically reconfigurable system-on-chip designs

被引:2
|
作者
Wang, Ling [1 ]
Ding, Chunda [1 ]
Wen, Dongxin [1 ]
Jiang, Yingtao [2 ]
机构
[1] Harbin Inst Technol, Dept Comp Sci, Harbin 150001, Peoples R China
[2] Univ Nevada, Dept Comp & Elect Engn, Las Vegas, NV 89154 USA
关键词
network-on-chip; reconfiguration controller; network interface;
D O I
10.1080/00207217.2010.512019
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network-on-chip (NoC) has been identified as an attractive solution to the ever increasing interconnect problem in complex system-on-chip designs, particularly in those that include partial dynamically reconfigurable logic. To be integrated in NoC architecture, three issues for the design of a NoC-based reconfiguration system have to be considered at the same time. First, the processor cannot involve the entire reconfiguration process for the sake of NoC scalability. Second, NoC architecture as communication between IP cores is implemented by network protocols in NoC. Third, inclusion of reconfigurability into the chip demands additional chip area, besides the area penalty caused by the NoC itself. Tradeoffs between area and chip flexibility thus have to be carefully evaluated. In this article we describe a high-performance, low-area reconfiguration controller design that satisfies stringent performance and latency requirements. This proposed controller architecture is implemented at the transport layer, and all the operations related to reconfiguration are performed only on the network interface (NI) side to minimise the disturbance to the network performance. In addition, this NI also performs protocol conversions that are vital to ease the integration of IP cores obtained from various vendors using standard and/or propriety communication protocols. Experimental results with a Xilinx FPGA have confirmed the robustness and superiority of the proposed controller and the NI designs for NoC-based systems.
引用
收藏
页码:1207 / 1225
页数:19
相关论文
共 50 条
  • [41] A high-performance fully adaptive routing based on software defined network-on-chip
    Ji, Ning
    Zhou, Xiaofeng
    Yang, Yintang
    MICROELECTRONICS JOURNAL, 2023, 141
  • [42] Toward a High-Performance and Low-Loss Clos-Benes-Based Optical Network-on-Chip Architecture
    Yao, Renjie
    Ye, Yaoyao
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (12) : 4695 - 4706
  • [43] Iris: A Hybrid Nanophotonic Network Design for High-Performance and Low-Power on-Chip Communication
    Li, Zheng
    Mohamed, Moustafa
    Chen, Xi
    Zhou, Hongyu
    Mickelson, Alan
    Shang, Li
    Vachharajani, Manish
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2011, 7 (02)
  • [44] CURE: A High-Performance, Low-Power, and Reliable Network-on-Chip Design Using Reinforcement Learning
    Wang, Ke
    Louri, Ahmed
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2020, 31 (09) : 2125 - 2138
  • [45] High Performance Space Computing with System-on-Chip Instrument Avionics for Space-based Next Generation Imaging Spectrometers (NGIS)
    Keymeulen, Didier
    Shin, Simon
    Riddley, Jason
    Klimesh, Matthew
    Kiely, Aaron
    Liggett, Elliott
    Sullivan, Peter
    Bernas, Michael
    Ghossemi, Hamid
    Flesch, Greg
    Cheng, Michael
    Dolinar, Sam
    Dolman, David
    Roth, Kevin
    Holyoake, Chris
    Crocker, Ken
    Smith, Adam
    2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, : 33 - 36
  • [46] A high performance scalable fuzzy based modified Asymmetric Heterogene Multiprocessor System on Chip (AHt-MPSOC) reconfigurable architecture
    Raveendran, Arun Prasath
    Alzubi, Jafar A.
    Sekaran, Ramesh
    Ramachandran, Manikandan
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2022, 42 (02) : 647 - 658
  • [47] The Psi-cube: A bus-based cube-type network for high-performance on-chip systems
    Takesue, M
    2005 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING WORKSHOPS, PROCEEDINGS, 2005, : 539 - 546
  • [48] Design of a High-Performance CDMA-Based Broadcast-Free Photonic Multi-Core Network on Chip
    Poddar, Soumyajit
    Ghosal, Prasun
    Rahaman, Hafizur
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2016, 15 (01)
  • [49] AWG-based WDM ring networks: High-performance and low-cost system designs
    Chao, I-Fen
    Lee, Chain-Hung
    COMPUTER NETWORKS, 2018, 145 : 64 - 75
  • [50] A 0.11 μm CMOS technology with copper and very-low-k interconnects for high-performance system-on-a chip cores
    Takao, Y
    Kudo, H
    Mitani, J
    Kotani, Y
    Yamaguchi, S
    Yoshie, K
    Kawano, M
    Nagano, T
    Yamamura, I
    Uematsu, M
    Nagashima, N
    Kadomura, S
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 559 - 562