A high-performance, low-area reconfiguration controller for network-on-chip-based partial dynamically reconfigurable system-on-chip designs

被引:2
|
作者
Wang, Ling [1 ]
Ding, Chunda [1 ]
Wen, Dongxin [1 ]
Jiang, Yingtao [2 ]
机构
[1] Harbin Inst Technol, Dept Comp Sci, Harbin 150001, Peoples R China
[2] Univ Nevada, Dept Comp & Elect Engn, Las Vegas, NV 89154 USA
关键词
network-on-chip; reconfiguration controller; network interface;
D O I
10.1080/00207217.2010.512019
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network-on-chip (NoC) has been identified as an attractive solution to the ever increasing interconnect problem in complex system-on-chip designs, particularly in those that include partial dynamically reconfigurable logic. To be integrated in NoC architecture, three issues for the design of a NoC-based reconfiguration system have to be considered at the same time. First, the processor cannot involve the entire reconfiguration process for the sake of NoC scalability. Second, NoC architecture as communication between IP cores is implemented by network protocols in NoC. Third, inclusion of reconfigurability into the chip demands additional chip area, besides the area penalty caused by the NoC itself. Tradeoffs between area and chip flexibility thus have to be carefully evaluated. In this article we describe a high-performance, low-area reconfiguration controller design that satisfies stringent performance and latency requirements. This proposed controller architecture is implemented at the transport layer, and all the operations related to reconfiguration are performed only on the network interface (NI) side to minimise the disturbance to the network performance. In addition, this NI also performs protocol conversions that are vital to ease the integration of IP cores obtained from various vendors using standard and/or propriety communication protocols. Experimental results with a Xilinx FPGA have confirmed the robustness and superiority of the proposed controller and the NI designs for NoC-based systems.
引用
收藏
页码:1207 / 1225
页数:19
相关论文
共 50 条
  • [21] Low power system-on-chip platform architecture for high performance applications
    Lo, WC
    Erdogan, A
    Arslan, T
    SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, 2003, : 349 - 356
  • [22] Sw/Hw Partitioning and Scheduling on Region-Based Dynamic Partial Reconfigurable System-on-Chip
    Tang, Qi
    Guo, Biao
    Wang, Zhe
    ELECTRONICS, 2020, 9 (09) : 1 - 21
  • [23] PHENIC: Silicon Photonic 3D-Network-on-Chip Architecture for High-performance Heterogeneous Many-core System-on-Chip
    Ben Ahmed, Achraf
    Ben Abdallah, Abderazek
    14TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL & COMPUTER ENGINEERING STA 2013, 2013,
  • [24] System-on-Chip Linux-based Platform for High-Performance Time-to-Digital Conversion
    Corna, N.
    Garzetti, F.
    Lusardi, N.
    Geraci, A.
    2018 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE PROCEEDINGS (NSS/MIC), 2018,
  • [25] Remote System Update for System on Programmable Chip Based on Controller Area Network
    Zhou, Lei
    Liu, Qingxiang
    Wang, Bangji
    Yang, Peixin
    Li, Xiangqiang
    Zhang, Jianqiong
    ELECTRONICS, 2017, 6 (02):
  • [26] Narrow-band low-noise amplifier synthesis for high-performance system-on-chip design
    Nieuwoudt, Arthur
    Ragheb, Tamer
    Massoud, Yehia
    MICROELECTRONICS JOURNAL, 2007, 38 (12) : 1123 - 1134
  • [27] A Low-Power Fat Tree-based Optical Network-on-Chip for Multiprocessor System-on-Chip
    Gu, Huaxi
    Xu, Jiang
    Zhang, Wei
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 3 - +
  • [28] ProNoC: A low latency network-on-chip based many-core system-on-chip prototyping platform
    Monemi, Alireza
    Tang, Jia Wei
    Palesi, Maurizio
    Marsono, Muhammad N.
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 54 : 60 - 74
  • [29] Martini: a network interface controller chip for high-performance computing with distributed PCs
    Watanabe, Konosuke
    Otsuka, Tomohiro
    Tsuchiya, Junichiro
    Nishi, Hiroaki
    Yamamoto, Junji
    Tanabe, Noboru
    Kudoh, Tomohiro
    Amano, Hideharu
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2007, 18 (09) : 1282 - 1295
  • [30] A High-Performance Low-Power Nanophotonic On-Chip Network
    Li, Zheng
    Wu, Jie
    Shang, Li
    Mickelson, Alan
    Vachharajani, Manish
    Filipovic, Dejan
    Park, Wounjhang
    Sun, Yihe
    ISLPED 09, 2009, : 291 - 294