A high-performance, low-area reconfiguration controller for network-on-chip-based partial dynamically reconfigurable system-on-chip designs

被引:2
|
作者
Wang, Ling [1 ]
Ding, Chunda [1 ]
Wen, Dongxin [1 ]
Jiang, Yingtao [2 ]
机构
[1] Harbin Inst Technol, Dept Comp Sci, Harbin 150001, Peoples R China
[2] Univ Nevada, Dept Comp & Elect Engn, Las Vegas, NV 89154 USA
关键词
network-on-chip; reconfiguration controller; network interface;
D O I
10.1080/00207217.2010.512019
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network-on-chip (NoC) has been identified as an attractive solution to the ever increasing interconnect problem in complex system-on-chip designs, particularly in those that include partial dynamically reconfigurable logic. To be integrated in NoC architecture, three issues for the design of a NoC-based reconfiguration system have to be considered at the same time. First, the processor cannot involve the entire reconfiguration process for the sake of NoC scalability. Second, NoC architecture as communication between IP cores is implemented by network protocols in NoC. Third, inclusion of reconfigurability into the chip demands additional chip area, besides the area penalty caused by the NoC itself. Tradeoffs between area and chip flexibility thus have to be carefully evaluated. In this article we describe a high-performance, low-area reconfiguration controller design that satisfies stringent performance and latency requirements. This proposed controller architecture is implemented at the transport layer, and all the operations related to reconfiguration are performed only on the network interface (NI) side to minimise the disturbance to the network performance. In addition, this NI also performs protocol conversions that are vital to ease the integration of IP cores obtained from various vendors using standard and/or propriety communication protocols. Experimental results with a Xilinx FPGA have confirmed the robustness and superiority of the proposed controller and the NI designs for NoC-based systems.
引用
收藏
页码:1207 / 1225
页数:19
相关论文
共 50 条
  • [1] SoCWire: A Network-on-Chip approach for Reconfigurable System-on-Chip designs in space applications
    Osterloh, B.
    Michalik, H.
    Fiethe, B.
    Kotarowski, K.
    PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 51 - 56
  • [2] Thermal-Aware Task Mapping on Dynamically Reconfigurable Network-on-Chip Based Multiprocessor System-on-Chip
    Liu, Weichen
    Yang, Lei
    Jiang, Weiwen
    Feng, Liang
    Guan, Nan
    Zhang, Wei
    Dutt, Nikil
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (12) : 1818 - 1834
  • [3] High-performance application mapping in network-on-chip-based multicore systems
    Reza, Md Farhadur
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (13): : 18573 - 18599
  • [4] LOTTERYBUS: A new high-performance communication architecture for system-on-chip designs
    Lahiri, K
    Raghunathan, A
    Lakshminarayana, G
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 15 - 20
  • [5] FLEXBUS: A high-performance system-on-chip communication architecture with a dynamically configurable topology
    Sekar, K
    Lahiri, K
    Raghunathan, A
    Dey, S
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 571 - 574
  • [6] Area-efficient instruction set synthesis for reconfigurable system-on-chip designs
    Brisk, P
    Kaplan, A
    Sarrafzadeh, M
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 395 - 400
  • [7] High-performance crossbar design for system-on-chip
    Wijetunga, P
    3RD IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2003, : 138 - 143
  • [8] A high-performance low-power system-on-chip platform architecture
    Erdogan, A.T.
    Arslan, T.
    Lo, W.-C.
    Canadian Journal of Electrical and Computer Engineering, 2002, 27 (04) : 155 - 158
  • [9] A high-performance low-power system-on-chip platform architecture
    Erdogan, AT
    Arslan, T
    Lo, WC
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2002, 27 (04): : 155 - 158
  • [10] Application Mapping and Scheduling for Network-on-Chip-Based Multiprocessor System-on-Chip With Fine-Grain Communication Optimization
    Yang, Lei
    Liu, Weichen
    Jiang, Weiwen
    Li, Mengquan
    Yi, Juan
    Sha, Edwin Hsing-Mean
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (10) : 3027 - 3040