On the temperature dependence of hysteresis effect in floating-body partially depleted SOICMOS circuits

被引:6
|
作者
Puri, R [1 ]
Chuang, CT
Ketchen, MB
Pelella, MM
Rosenfield, MG
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] Univ Florida, Gainesville, FL 32611 USA
关键词
circuit modeling; CMOS digital integrated circuits; silicon-on-insulator (SOI) technology;
D O I
10.1109/4.902770
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study on the temperature dependence of hysteresis effect in static CMOS circuits and pass-transistor-based circuits with floating-body partially depleted (PD) silicon-on-insulator (SOI) CMOS devices. Basic physical mechanisms underlying the temperature dependence of hysteretic delay variations are examined. It is shown that, depending on the initial state of the circuit, the initial circuit delays have distinct temperature dependence. For steady-state circuit de lays, the temperature dependence is dictated solely by the various charge injection/removing mechanisms into/from the body. Use of cross-coupled dual-rail configuration in pass-transistor-based circuits is shown to be,effective in compensating and reducing the disparity in the temperature dependence of the delays.
引用
收藏
页码:290 / 298
页数:9
相关论文
共 50 条
  • [31] New floating-body effect in partially depleted SOI pMOSFET due to direct-tunneling current in the partial n plus poly gate
    Guegan, Georges
    Gwoziecki, R.
    Touret, P.
    Raynaud, C.
    Pretet, J.
    Gonnard, O.
    Gouget, G.
    Deleonibus, S.
    SOLID-STATE ELECTRONICS, 2009, 53 (07) : 741 - 745
  • [32] Clarification of floating-body effects on drive current and short channel effect in deep sub-0.25 μm partially depleted SOI MOSFETs
    Matsumoto, T
    Maeda, S
    Hirano, Y
    Eikyu, K
    Yamaguchi, Y
    Maegawa, S
    Inuishi, M
    Nishimura, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (01) : 55 - 60
  • [33] New Floating-Body Effect in Partially Depleted SOI pMOSFET due to Direct-Tunneling Current in the Partial n plus Poly Gate
    Guegan, G.
    Gwoziecki, R.
    Touret, P.
    Raynaud, C.
    Deleonibus, S.
    Pretet, J.
    Gonnard, O.
    Gouget, G.
    ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, : 59 - +
  • [34] A specific floating-body effect in fully depleted SOI MOSFETs with ultra-thin gate oxide
    Cassé, M
    Prétet, J
    Cristoloveanu, S
    Poiroux, T
    Raynaud, C
    Reimbold, G
    MICROELECTRONIC ENGINEERING, 2004, 72 (1-4) : 352 - 356
  • [35] Persistent Floating-Body Effects in Fully Depleted Silicon-on-Insulator Transistors
    Park, Hyungjin
    Colinge, Jean-Pierre
    Cristoloveanu, Sorin
    Bawedin, Maryline
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2020, 217 (09):
  • [36] Improved Characterization Methodology of Gate-Bulk Leakage and Capacitance for Ultrathin Oxide Partially Depleted SOI Floating-Body CMOS
    Chen, David C.
    Lee, Ryan
    Liu, Yuan-Chang
    Lin, Guan-Shyan
    Tang, Mao-Chyuan
    Wang, Meng-Fan
    Yeh, Chune-Sin
    Chien, Shan-Chieh
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2012, 25 (02) : 155 - 161
  • [37] Shot-noise-induced excess low-frequency noise in floating-body partially depleted SOI MOSFET's
    Jin, W
    Chan, PCH
    Fung, SKH
    Ko, PK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (06) : 1180 - 1185
  • [38] AC floating body effects in partially depleted floating body SOI nMOS operated at elevated temperature: An analog circuit prospective
    Tseng, YC
    Huang, WM
    Hwang, C
    Woo, JCS
    IEEE ELECTRON DEVICE LETTERS, 2000, 21 (10) : 494 - 496
  • [39] Effect of floating-body charge on SOI MOSFET design
    Wei, A
    Sherony, MJ
    Antoniadis, DA
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (02) : 430 - 438
  • [40] ANALYSIS AND CONTROL OF FLOATING-BODY BIPOLAR EFFECTS IN FULLY DEPLETED SUBMICROMETER SOI MOSFETS
    CHOI, JY
    FOSSUM, JG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (06) : 1384 - 1391