On the temperature dependence of hysteresis effect in floating-body partially depleted SOICMOS circuits

被引:6
|
作者
Puri, R [1 ]
Chuang, CT
Ketchen, MB
Pelella, MM
Rosenfield, MG
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] Univ Florida, Gainesville, FL 32611 USA
关键词
circuit modeling; CMOS digital integrated circuits; silicon-on-insulator (SOI) technology;
D O I
10.1109/4.902770
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study on the temperature dependence of hysteresis effect in static CMOS circuits and pass-transistor-based circuits with floating-body partially depleted (PD) silicon-on-insulator (SOI) CMOS devices. Basic physical mechanisms underlying the temperature dependence of hysteretic delay variations are examined. It is shown that, depending on the initial state of the circuit, the initial circuit delays have distinct temperature dependence. For steady-state circuit de lays, the temperature dependence is dictated solely by the various charge injection/removing mechanisms into/from the body. Use of cross-coupled dual-rail configuration in pass-transistor-based circuits is shown to be,effective in compensating and reducing the disparity in the temperature dependence of the delays.
引用
收藏
页码:290 / 298
页数:9
相关论文
共 50 条
  • [41] Impact of gate tunneling floating-body charging on drain current transients of 0.10 μm-CMOS partially depleted SOI MOSFETs
    Rafí, JM
    Mercha, A
    Simoen, E
    Claeys, C
    SOLID-STATE ELECTRONICS, 2004, 48 (07) : 1211 - 1221
  • [42] Low temperature operation of 0.13 μm Partially-Depleted SOI nMOSFETs with floating body
    Pavanello, MA
    Martino, JA
    Mercha, A
    Rafi, JM
    Simoen, E
    Claeys, C
    van Meer, H
    De Meyer, K
    JOURNAL DE PHYSIQUE IV, 2002, 12 (PR3): : 31 - 34
  • [43] Physical insights of body effect and charge degradation in floating-body DRAMs
    Giusi, Gino
    SOLID-STATE ELECTRONICS, 2014, 95 : 1 - 7
  • [44] Gate-induced floating-body effect (GIFBE) in fully depleted triple-gate n-MOSFETs
    Na, K. -I.
    Cristoloveanu, S.
    Bae, Y. -H.
    Patruno, P.
    Xiong, W.
    Lee, J. -H.
    SOLID-STATE ELECTRONICS, 2009, 53 (02) : 150 - 153
  • [45] Gate-induced floating body effect excess noise in partially depleted SOI MOSFETs
    Dieudonné, F
    Jomaah, J
    Balestra, F
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (12) : 737 - 739
  • [46] Compact Modeling of Partially Depleted Silicon-on-Insulator Drain-Extended MOSFET (DEMOSFET) Including High-Voltage and Floating-Body Effects
    Agarwal, Tarun Kumar
    Trivedi, Amit Ranjan
    Subramanian, Vaidyanathan
    Kumar, M. Jagadesh
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (10) : 3485 - 3493
  • [47] Direct detecting of dynamic floating-body effects in SOI circuits by backside electron beam testing
    Yoshida, E
    Koyama, T
    Maeda, S
    Yamaguchi, Y
    Komori, J
    Mashiko, Y
    INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 567 - 570
  • [48] Deep salicidation using nickel for suppressing the floating body effect in partially depleted SOI-MOSFET
    Deng, F
    Johnson, RA
    Dubbelday, WB
    Garcia, GA
    Asbeck, PM
    Lau, SS
    1996 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 78 - 79
  • [49] On the prediction of geometry-dependent floating-body effect in SOI MOSFETs
    Su, P
    Lee, W
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (07) : 1662 - 1664
  • [50] A PHYSICAL CHARGE-BASED MODEL FOR NON-FULLY DEPLETED SOI MOSFETS AND ITS USE IN ASSESSING FLOATING-BODY EFFECTS IN SOI CMOS CIRCUITS
    SUH, D
    FOSSUM, JG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (04) : 728 - 737