Low Power Methodology for Wishbone Compatible IP cores based SoC design

被引:0
|
作者
Abid, Faroudja [1 ]
Izeboudjen, Nouma [1 ]
机构
[1] Ctr Dev Technol Avancees, Microelect & Nanotechnol Lab, Algiers, Algeria
关键词
ASIC; Clock Gating; FPGA; Low power; SoC; Opencores; Wishbone compatible IP;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The IP (Intellectual Property) cores from Opencores are portable building blocks described at RTL level; most available components are wishbone bus compatible. These IP cores have been used in numerous SoC architectures. The benefits of using these IPs are flexibility, reusability and also reduction of the whole design cost owing to the accessibility of these IP cores for free. However these IPs are not designed with low power saving features, which is an important issue in SoC design. In this paper, we propose a low power strategy for wishbone compatible IPs based SoC design using an IP level clock gating. The aim is to reduce power in the whole SoC based on these IPs, designed with low power saving features. Primary results show that the proposed scheme at IP level achieves dynamic power reduction, ranging from 31 % to 66.4%.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Online-programming IP design and implementation based on SoC
    Yang, Wenrong
    Jiang, Chao
    Hu, Yueli
    Open Automation and Control Systems Journal, 2013, 5 (01): : 59 - 66
  • [42] The Design and Verification of Online-programming IP based on SOC
    Hu, Yueli
    Jiang, Chao
    Zhu, Anji
    Yu, Chao
    MANUFACTURING PROCESS AND EQUIPMENT, PTS 1-4, 2013, 694-697 : 2651 - 2655
  • [43] Virtual SoC platform based orthogonal stimulus verification methodology for IP designs
    Yin L.
    Huang K.
    Zhang X.
    Meng J.
    Ge H.
    Yan X.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (08): : 1399 - 1405
  • [44] Suitability of Various Low-Power Testing Techniques for IP Core-Based SoC: A Survey
    Mehta, Usha
    Dasgupta, Kankar
    Devashrayee, Niranjan
    VLSI DESIGN, 2011,
  • [45] VHDLStyler - A script-based tool for IP design modification [SoC design]
    Büchner, T.
    Smith, C.
    Proceedings - IEEE International SOC Conference, SOCC 2003, 2003, : 297 - 298
  • [46] Design and Implementation of a Low-power Cryptosystem SoC
    Hong, Jin-Hua
    Yao, Tun-Kai
    Lue, Liang-Jia
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 1179 - 1182
  • [47] Design of A Low Power SoC Testchip for Wearables and IoTs
    Wu, May
    Iyer, Ravi
    Hoskote, Yatin
    Zhang, Steven
    Zamora, Julio
    Fabila, German
    Klotchkov, Ilya
    Bhartiya, Mukesh
    2015 IEEE HOT CHIPS 27 SYMPOSIUM (HCS), 2016,
  • [48] Scalable Power Delivery Design Methodology for SoC on Cost Driven Platforms
    Cai, Kinger Xingjian
    Ji, Steven Yun
    2015 IEEE 19TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2015,
  • [49] New trends in low power SoC design technologies
    Hwang, W
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 422 - 422
  • [50] Design methodology of CMOS low power
    Hao Dongyan
    Zhang Ming
    Zheng Wei
    2005 IEEE International Conference on Industrial Technology - (ICIT), Vols 1 and 2, 2005, : 178 - 182