Low Power Methodology for Wishbone Compatible IP cores based SoC design

被引:0
|
作者
Abid, Faroudja [1 ]
Izeboudjen, Nouma [1 ]
机构
[1] Ctr Dev Technol Avancees, Microelect & Nanotechnol Lab, Algiers, Algeria
关键词
ASIC; Clock Gating; FPGA; Low power; SoC; Opencores; Wishbone compatible IP;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The IP (Intellectual Property) cores from Opencores are portable building blocks described at RTL level; most available components are wishbone bus compatible. These IP cores have been used in numerous SoC architectures. The benefits of using these IPs are flexibility, reusability and also reduction of the whole design cost owing to the accessibility of these IP cores for free. However these IPs are not designed with low power saving features, which is an important issue in SoC design. In this paper, we propose a low power strategy for wishbone compatible IPs based SoC design using an IP level clock gating. The aim is to reduce power in the whole SoC based on these IPs, designed with low power saving features. Primary results show that the proposed scheme at IP level achieves dynamic power reduction, ranging from 31 % to 66.4%.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Design of Low-Power Modern Radar SoC Based on ASIX
    Bing Yang
    Zongguang Yu
    Jinghe Wei
    TsinghuaScienceandTechnology, 2014, 19 (02) : 168 - 173
  • [32] Design of Low-Power Modern Radar SoC Based on ASIX
    Yang, Bing
    Yu, Zongguang
    Wei, Jinghe
    TSINGHUA SCIENCE AND TECHNOLOGY, 2014, 19 (02) : 168 - 173
  • [33] Low power design for SoC storage system
    National ASIC System Engineering Research Center, Southeast University, Nanjing 210096, China
    Guti Dianzixue Yanjiu Yu Jinzhan, 2007, 3 (402-407):
  • [34] Technology Roadmaps and Low Power SoC Design
    Yeric, Greg
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [35] Overview on low power SoC design technology
    Usami, Kimiyoshi
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 634 - 636
  • [36] A design methodology for a low-power, temperature-aware SoC developed for medical image processors
    Qi, Zhenyu
    Huang, Wei
    Cabe, Adam
    Wu, Wenqian
    Zhang, Yan
    Rose, Garret
    Stan, Mircea R.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 111 - +
  • [37] FPGA Verification Methodology for SiSoC Based SoC Design
    Huang, Xu
    Liu, LinTao
    Li, YuJing
    Liu, LunCai
    Huang, XiaoZong
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [38] Wireless Channel Model Based on SoC Design Methodology
    Ahmed, N. A.
    Aref, I. A.
    Rodriguez-Salazar, F.
    Elgaid, K.
    2009 4TH INTERNATIONAL CONFERENCE ON SYSTEMS AND NETWORKS COMMUNICATIONS (ICSNC 2009), 2009, : 72 - 75
  • [39] Design of SoC Verification Platform Based on VMM Methodology
    Kong, Lu
    Wu, Wu-Chen
    He, Yong
    He, Ming
    Zhou, Zhong-Hua
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1272 - 1275
  • [40] Toward IP-based system level SoC design
    Kunkel, J
    COMPUTER, 2003, 36 (05) : 88 - 89