Low Power Methodology for Wishbone Compatible IP cores based SoC design

被引:0
|
作者
Abid, Faroudja [1 ]
Izeboudjen, Nouma [1 ]
机构
[1] Ctr Dev Technol Avancees, Microelect & Nanotechnol Lab, Algiers, Algeria
关键词
ASIC; Clock Gating; FPGA; Low power; SoC; Opencores; Wishbone compatible IP;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The IP (Intellectual Property) cores from Opencores are portable building blocks described at RTL level; most available components are wishbone bus compatible. These IP cores have been used in numerous SoC architectures. The benefits of using these IPs are flexibility, reusability and also reduction of the whole design cost owing to the accessibility of these IP cores for free. However these IPs are not designed with low power saving features, which is an important issue in SoC design. In this paper, we propose a low power strategy for wishbone compatible IPs based SoC design using an IP level clock gating. The aim is to reduce power in the whole SoC based on these IPs, designed with low power saving features. Primary results show that the proposed scheme at IP level achieves dynamic power reduction, ranging from 31 % to 66.4%.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Study on SOC design methodology based on reusable IP cores
    Shen, Ge
    Fan, Xiao-Ya
    Xi'an Shiyou Xueyuan Xuebao/Journal of Xi'an Petroleum Institute (Natural Science Edition), 2003, 18 (04):
  • [2] The Design Methodology and Practice of Low Power SoC
    Hu Jian
    Shen Xubang
    2008 INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS SYMPOSIA, PROCEEDINGS, 2008, : 185 - 190
  • [3] Design methodology for SoC architectures based on reusable virtual cores
    Muraoka, M
    Nishi, H
    Morizawa, RK
    Yokota, H
    Hamada, H
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 256 - 262
  • [4] IP integration methodology for SoC design
    Abbes, F
    Casseau, E
    Abid, M
    Coussy, P
    Legoff, JB
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 343 - 346
  • [5] The SOC design and implementation of digital protective relay based on IP cores
    Zhang, GQ
    Feng, T
    Wang, JH
    Hang, Z
    Xu, H
    Geng, YS
    Zheng, SQ
    POWERCON 2002: INTERNATIONAL CONFERENCE ON POWER SYSTEM TECHNOLOGY, VOLS 1-4, PROCEEDINGS, 2002, : 2580 - 2583
  • [6] IP-XACT standard based SoC design methodology
    Huang, Kai-Jie
    Huang, Kai
    Ma, De
    Wang, Yu-Bo
    Feng, Jiong
    Ge, Hai-Tong
    Yan, Xiao-Lang
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2013, 47 (10): : 1770 - 1776
  • [7] A design methodology for integrating IP into SOC systems
    Coussy, P
    Baganne, A
    Martin, E
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 307 - 310
  • [8] Design of the Test Architecture for IP Cores on SoC Based on IEEE 1500 Standard
    Tan Enmin
    Wang Peng
    INFORMATION AND BUSINESS INTELLIGENCE, PT I, 2012, 267 : 86 - 94
  • [9] Design methodology of FIR filtering IP cores for dsp based systems
    Farooq, Umar
    Saleem, Muhammad
    Jamal, Habibullah
    Proceedings of the INMIC 2005: 9th International Multitopic Conference - Proceedings, 2005, : 380 - 384
  • [10] Programmable logic IP cores in SoC design: Opportunities and challenges
    Wilton, SJE
    Saleh, R
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 63 - 66