Fringing-field-based 2-D analytical model for a gate-underlap double-gate TFET

被引:2
|
作者
Paul, Dip Joti [1 ]
Abdullah-Al-Kaiser, Md. [1 ]
Islam, Md. Shofiqul [2 ]
Khosru, Quazi D. M. [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
[2] King Abdulaziz Univ, Dept Elect & Comp Engn, POB 80204, Jeddah 21589, Saudi Arabia
关键词
DG TFET; Gate underlap; Fringing field; Conformal mapping; Ambipolar current; TUNNEL-FET; EFFECT TRANSISTORS; PERFORMANCE; DEVICES;
D O I
10.1007/s10825-018-1234-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analytical model was developed to calculate the potential distribution for a gate-underlap double-gate tunnel FET. The electrostatic potential of the device was derived using the two-dimensional Poisson's equation, incorporating the fringing electric field in the gate-underlap surface and employing a conformal mapping method. In addition to analytical potential modeling, the electric field and drain current were evaluated to investigate the device performance. Excellent agreement with technology computer-aided design (TCAD) simulation results was observed. The dependence of the ambipolar current on the spacer oxide dielectric constant, spacer length, channel length, and gate material thickness was examined using the proposed model. The effects of the variation of all of these parameters were well predicted, and the model reveals that use of a low-kappa spacer dielectric combined with a high-kappa gate dielectric results in the minimal ambipolar current for the device.
引用
收藏
页码:1567 / 1577
页数:11
相关论文
共 50 条
  • [1] Fringing-field-based 2-D analytical model for a gate-underlap double-gate TFET
    Dip Joti Paul
    Md. Abdullah-Al-Kaiser
    Md. Shofiqul Islam
    Quazi D. M. Khosru
    [J]. Journal of Computational Electronics, 2018, 17 : 1567 - 1577
  • [2] Bandgap modulated phosphorene based gate drain underlap double-gate TFET
    Abdullah-Al-Kaiser, Md
    Paul, Dip Joti
    Khosru, Quazi D. M.
    [J]. AIP ADVANCES, 2018, 8 (09):
  • [3] A 2-D Analytical Model for Double-Gate Tunnel FETs
    Gholizadeh, Mahdi
    Hosseini, Seyed Ebrahim
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (05) : 1494 - 1500
  • [4] Analytical subthreshold potential distribution model for gate underlap double-gate MOS transistors
    Bansal, Aditya
    Roy, Kaushik
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) : 1793 - 1798
  • [5] Fringe Capacitance Model of a Double-Gate MOSFET with Gate Underlap
    Kosala, Pruthvi Raj
    Nandi, Ashutosh
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1510 - 1513
  • [6] ANALYTICAL MODELING FOR DOUBLE-GATE TFET WITH TRI-MATERIAL GATE
    Wang, Ping
    Zhuang, Yiqi
    Li, Cong
    Jiang, Zhi
    [J]. 2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [7] A 2-D semi-analytical model of double-gate tunnel field-effect transistor
    Xu Huifang
    Dai Yuehua
    Li Ning
    Xu Jianbin
    [J]. JOURNAL OF SEMICONDUCTORS, 2015, 36 (05)
  • [8] A 2-D semi-analytical model of double-gate tunnel field-effect transistor
    许会芳
    代月花
    李宁
    徐建斌
    [J]. Journal of Semiconductors, 2015, 36 (05) : 28 - 34
  • [9] A 2-D semi-analytical model of double-gate tunnel field-effect transistor
    许会芳
    代月花
    李宁
    徐建斌
    [J]. Journal of Semiconductors, 2015, (05) : 28 - 34
  • [10] Compact Model for Double-Gate Tunnel FETs With Gate-Drain Underlap
    Xu, Peng
    Lou, Haijun
    Zhang, Lining
    Yu, Zhonghua
    Lin, Xinnan
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) : 5242 - 5248