Floating Point STAP Implementation on FPGAs

被引:0
|
作者
Mauer, Volker [1 ]
Parker, Michael [2 ]
机构
[1] Altera Corp, European Technol Ctr, High Wycombe, Bucks, England
[2] Altera Corp, San Jose, CA USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
STAP has increased the processing requirements for radar to a point where implementation on CPUs is no longer an option. At the same time, the highly iterative algorithm poses precision requirements that are difficult and inefficient to address using conventional fixed point implementations on FPGAs. This paper focuses on the most computationally intensive parts of the algorithm, QR decomposition, and demonstrates how it can be mapped efficiently in floating point onto FPGAs. For QRD, a variation of the modified Gram-Schmidt algorithm is developed that increases precision and minimizes latency when implemented on FPGAs.
引用
收藏
页码:901 / 904
页数:4
相关论文
共 50 条
  • [41] Design tradeoff analysis of floating-point adders in FPGAs
    Malik, Ali
    Chen, Dongdong
    Choi, Younhee
    Lee, Moon Ho
    Ko, Seok-Bum
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2008, 33 (3-4): : 169 - 175
  • [42] Energy performance of floating-point matrix multiplication on FPGAs
    Zhuo, L
    Prasanna, VK
    ERSA '04: THE 2004 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2004, : 316 - 316
  • [43] Analysis and efficient implementation of IEEE-754 decimal floating point adders/subtractors in FPGAs for DPD and BID encoding
    Marcelo Tosini
    Martín Vázquez
    Lucas Leiva
    The Journal of Supercomputing, 2024, 80 : 9298 - 9326
  • [44] Analysis and efficient implementation of IEEE-754 decimal floating point adders/subtractors in FPGAs for DPD and BID encoding
    Tosini, Marcelo
    Vazquez, Martin
    Leiva, Lucas
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (07): : 9298 - 9326
  • [45] Word Length Selection Method for Controller Implementation on FPGAs Using the VHDL-2008 Fixed-Point and Floating-Point Packages
    Urriza, I.
    Barragan, L. A.
    Navarro, D.
    Artigas, J. I.
    Lucia, O.
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2010, 2010 (01)
  • [46] An FPGA implementation of the floating point addition
    Souani, C
    Abid, M
    Tourki, R
    IECON '98 - PROCEEDINGS OF THE 24TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-4, 1998, : 1644 - 1648
  • [47] Architectural modifications to improve floating-point unit efficiency in FPGAS
    Beauchamp, Michael J.
    Hauck, Scott
    Underwood, Keith D.
    Hemmert, K. Scott
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 515 - 520
  • [48] Reducing the Cost of Floating-Point Mantissa Alignment and Normalization in FPGAs
    Moctar, Yehdhih Ould Mohammed
    George, Nithin
    Parandeh-Afshar, Hadi
    Ienne, Paolo
    Lemieux, Guy G. F.
    Brisk, Philip
    FPGA 12: PROCEEDINGS OF THE 2012 ACM-SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2012, : 255 - 264
  • [49] A re-evaluation of the practicality of floating-point operations on FPGAs
    Ligon, WB
    McMillan, S
    Monn, G
    Schoonover, K
    Stivers, F
    Underwood, KD
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 206 - 215
  • [50] An analysis of the double-precision floating-point FFT on FPGAs
    Hemmert, KS
    Underwood, KD
    FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2005, : 171 - 180