Floating Point STAP Implementation on FPGAs

被引:0
|
作者
Mauer, Volker [1 ]
Parker, Michael [2 ]
机构
[1] Altera Corp, European Technol Ctr, High Wycombe, Bucks, England
[2] Altera Corp, San Jose, CA USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
STAP has increased the processing requirements for radar to a point where implementation on CPUs is no longer an option. At the same time, the highly iterative algorithm poses precision requirements that are difficult and inefficient to address using conventional fixed point implementations on FPGAs. This paper focuses on the most computationally intensive parts of the algorithm, QR decomposition, and demonstrates how it can be mapped efficiently in floating point onto FPGAs. For QRD, a variation of the modified Gram-Schmidt algorithm is developed that increases precision and minimizes latency when implemented on FPGAs.
引用
收藏
页码:901 / 904
页数:4
相关论文
共 50 条
  • [31] Efficient implementation of space–time adaptive processing for adaptive weights calculation based on floating point FPGAs
    Narjes Hasanikhah
    Siavash Amin-Nejad
    Ghafar Darvish
    M. R. Moniri
    The Journal of Supercomputing, 2018, 74 : 3193 - 3210
  • [32] Efficient implementation of space-time adaptive processing for adaptive weights calculation based on floating point FPGAs
    Hasanikhah, Narjes
    Amin-Nejad, Siavash
    Darvish, Ghafar
    Moniri, M. R.
    JOURNAL OF SUPERCOMPUTING, 2018, 74 (07): : 3193 - 3210
  • [33] Fast, Efficient Floating-Point Adders and Multipliers for FPGAs
    Hemmert, K. Scott
    Underwood, Keith D.
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2010, 3 (03)
  • [34] Evaluating Energy Efficiency of Floating Point Matrix Multiplication on FPGAs
    Matam, Kiran Kumar
    Le, Hoang
    Prasanna, Viktor K.
    2013 IEEE CONFERENCE ON HIGH PERFORMANCE EXTREME COMPUTING (HPEC), 2013,
  • [35] Architectural modifications to enhance the floating-point performance of FPGAs
    Beauchamp, Michael J.
    Hauck, Scott
    Underwood, Keith D.
    Hemmert, K. Scott
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (02) : 177 - 187
  • [36] Parameterized floating-point logarithm and exponential functions for FPGAs
    Detrey, Jeremie
    de Dinechin, Florent
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (08) : 537 - 545
  • [37] Configurable Multimode Embedded Floating-Point Units for FPGAs
    Chong, Yee Jern
    Parameswaran, Sri
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (11) : 2033 - 2044
  • [38] A Comparison of MVDR and LCMV Beamformers' Floating Point Implementations on FPGAs
    Amin-Nejad, Siavash
    Gashteroodkhani, Tayyebeh Asgari
    Basharkhah, Katayoon
    WIRELESS PERSONAL COMMUNICATIONS, 2018, 98 (02) : 1913 - 1929
  • [39] Quantitative study of floating-point precision on modern FPGAs
    Ben Abdelhamid, Riadh
    Kuwazawa, Gen
    Yamaguchi, Yoshiki
    THE PROCEEDINGS OF THE 13TH INTERNATIONAL SYMPOSIUM ON HIGHLY EFFICIENT ACCELERATORS AND RECONFIGURABLE TECHNOLOGIES, HEART 2023, 2023, : 49 - 58
  • [40] A Comparison of MVDR and LCMV Beamformers’ Floating Point Implementations on FPGAs
    Siavash Amin-Nejad
    Tayyebeh Asgari Gashteroodkhani
    Katayoon Basharkhah
    Wireless Personal Communications, 2018, 98 : 1913 - 1929