Design and realization of a 2.4 Gbps -: 3.2 Gbps clock and data recovery circuit using deep-submicron digital CMOS technology

被引:2
|
作者
Gürsoy, ZO
Leblebici, Y
机构
关键词
D O I
10.1109/SOC.2003.1241471
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design, verification, system integration and the physical realization of a high-speed Monolithic phase-locked loop (PLL) based clock and data recovery (CDR) circuit. The architecture of the CDR has been realized as a two-loop structure consisting of coarse and fine loops, each of which. is capable of processing the incoming low-speed reference clock and high-speed random data. Important features of this CDR include small area, single 1.2 V power supply, low power consumption, capability, to operate at very high data rates, and the ability, to handle between 2.4 Gbps and 3.2 Gbps data rate. The CDR architecture was realized using a conventional 0.13-mum digital CMOS technology, which ensures a lower overall cost and better portability for the design. The circuit is capable of operating at sampling frequencies of up to 3.2 GHz, and still can achieve the robust phase alignment. The overall power consumption is estimated as 18.6 mW at 3.2 GHz sampling rate. The overall silicon area of the CDR is approximately 0.3 mm(2) with its internal loop filter capacitors.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [41] A Low Noise Fault Tolerant Radiation Hardened 2.56 Gbps Clock-Data Recovery Circuit With High Speed Feed Forward Correction in 65 nm CMOS
    Biereigel, Stefan
    Kulis, Szymon
    Leitao, Pedro
    Francisco, Rui
    Moreira, Paulo
    Leroux, Paul
    Prinzie, Jeffrey
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (05) : 1438 - 1446
  • [42] A Low Noise Fault Tolerant Radiation Hardened 2.56 Gbps Clock-Data Recovery Circuit with High Speed Feed Forward Correction in 65 nm CMOS
    Prinzie, Jeffrey
    Kulis, Szymon
    Leitao, Pedro
    Francisco, Rui
    De Smedt, Valentijn
    Moreira, Paulo
    Leroux, Paul
    2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 65 - 68
  • [43] 3.125Gbps reference-less clock and data recovery using 4X oversampling
    Lee, SS
    Jang, HW
    Kang, JK
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 11 - 14
  • [44] A 5Gbps 0.13μm CMOS Pilot-Based Clock and Data Recovery Scheme for High-Speed Links
    Ahmadi, Mahmoud Reza
    Amirkhany, Amir
    Harjani, Ramesh
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 125 - +
  • [45] Deep-submicron single-gate complementary metal oxide semiconductor (CMOS) technology using channel preamorphization
    Miyake, M
    Kobayashi, T
    Sakakibara, Y
    Deguchi, K
    Takahashi, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1998, 37 (3B): : 1050 - 1053
  • [46] An All-Digital Clock and Data Recovery Circuit for Spread Spectrum Clocking Applications in 65nm CMOS Technology
    Chung, Ching-Che
    Sheng, Duo
    Lin, Yang-Di
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 91 - 94
  • [47] A 40Gb/s clock and data recovery circuit in 0.18μm CMOS technology
    Lee, J
    Razavi, B
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 242 - +
  • [48] Clock and data recovery circuit using digital phase aligner and phase interpolator
    Lee, Seung-Woo
    Seong, Chang-Kyung
    Choi, Woo-Young
    Lee, Bhum-Cheol
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 690 - +
  • [49] A 40-Gb/s clock and data recovery circuit in 0.18-μm CMOS technology
    Lee, J
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2181 - 2190
  • [50] Design and anaylsis of A 2.5-Gbps optical receiver analog front-end in a 0.35-μm digital CMOS technology
    Chen, Wei-Zen
    Lu, Chao-Hsin
    IEEE Transactions on Circuits and Systems I: Regular Papers, 2006, 53 (05): : 977 - 983