共 50 条
- [42] A Low Noise Fault Tolerant Radiation Hardened 2.56 Gbps Clock-Data Recovery Circuit with High Speed Feed Forward Correction in 65 nm CMOS 2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 65 - 68
- [43] 3.125Gbps reference-less clock and data recovery using 4X oversampling IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 11 - 14
- [44] A 5Gbps 0.13μm CMOS Pilot-Based Clock and Data Recovery Scheme for High-Speed Links PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 125 - +
- [45] Deep-submicron single-gate complementary metal oxide semiconductor (CMOS) technology using channel preamorphization JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1998, 37 (3B): : 1050 - 1053
- [46] An All-Digital Clock and Data Recovery Circuit for Spread Spectrum Clocking Applications in 65nm CMOS Technology 2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 91 - 94
- [47] A 40Gb/s clock and data recovery circuit in 0.18μm CMOS technology 2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 242 - +
- [48] Clock and data recovery circuit using digital phase aligner and phase interpolator IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 690 - +
- [50] Design and anaylsis of A 2.5-Gbps optical receiver analog front-end in a 0.35-μm digital CMOS technology IEEE Transactions on Circuits and Systems I: Regular Papers, 2006, 53 (05): : 977 - 983