Design and realization of a 2.4 Gbps -: 3.2 Gbps clock and data recovery circuit using deep-submicron digital CMOS technology

被引:2
|
作者
Gürsoy, ZO
Leblebici, Y
机构
关键词
D O I
10.1109/SOC.2003.1241471
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design, verification, system integration and the physical realization of a high-speed Monolithic phase-locked loop (PLL) based clock and data recovery (CDR) circuit. The architecture of the CDR has been realized as a two-loop structure consisting of coarse and fine loops, each of which. is capable of processing the incoming low-speed reference clock and high-speed random data. Important features of this CDR include small area, single 1.2 V power supply, low power consumption, capability, to operate at very high data rates, and the ability, to handle between 2.4 Gbps and 3.2 Gbps data rate. The CDR architecture was realized using a conventional 0.13-mum digital CMOS technology, which ensures a lower overall cost and better portability for the design. The circuit is capable of operating at sampling frequencies of up to 3.2 GHz, and still can achieve the robust phase alignment. The overall power consumption is estimated as 18.6 mW at 3.2 GHz sampling rate. The overall silicon area of the CDR is approximately 0.3 mm(2) with its internal loop filter capacitors.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [31] An Intelligent Analysis of Iddq Data for Chip Classification in Very Deep-Submicron (VDSM) CMOS Technology
    Chang, Chia-Ling
    Chang, Chia-Ching
    Chan, Hui-Ling
    Wen, Charles H. -P.
    Bhadra, Jayanta
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 163 - 168
  • [32] Digital Clock and Data Recovery Circuit Design: Challenges and Tradeoffs
    Talegaonkar, Mrunmay
    Inti, Rajesh
    Hanumolu, Pavan Kumar
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [33] A 2.5Gbps serial-link data transceiver in a 0.35 μm digital CMOS technology
    Chen, WZ
    Weng, MC
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 232 - 235
  • [34] A Novel Clock and Data Recovery Scheme for 10Gbps Source Synchronous Receiver in 65nm CMOS
    Huang, Ke
    Wang, Ziqiang
    Zheng, Xuqiang
    Ma, Xuan
    Yu, Kunzhi
    Zhang, Chun
    Wang, Zhihua
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 932 - 935
  • [35] A 1.7 Gbps DLL-Based Clock Data Recovery for a Serial Display Interface in 0.35-μm CMOS
    Moon, Yong-Hwan
    Kim, Sang-Ho
    Kim, Tae-Ho
    Park, Hyung-Min
    Kang, Jin-Ku
    ETRI JOURNAL, 2012, 34 (01) : 35 - 43
  • [36] Layout design and verification for cell library to improve ESD/latchup reliability in deep-submicron CMOS technology
    Ker, MD
    Peng, JJ
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 537 - 540
  • [37] 180.5Mbps-8Gbps DLL-Based Clock and Data Recovery Circuit with Low Jitter Performance
    Liu, Yuequan
    Wang, Yuan
    Jia, Song
    Zhang, Xing
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1394 - 1397
  • [38] Design of dynamic-floating-gate technique for output ESD protection in deep-submicron CMOS technology
    Chang, HH
    Ker, MD
    Wu, JC
    SOLID-STATE ELECTRONICS, 1999, 43 (02) : 375 - 393
  • [39] SPADnet: A Fully Digital, Networked Approach to MRI Compatiable PET Systems Based on Deep-Submicron CMOS Technology
    Charbon, E.
    Bruschini, Claudio
    Veerappan, Chockalingam
    Braga, Leo Huf Campos
    Massari, Nicola
    Perenzoni, Matteo
    Gasparini, Leonardo
    Stoppa, David
    Walker, Richard
    Erdogan, Ahmet
    Henderson, Robert K.
    East, Steve
    Grant, Lindsay
    Jatekos, Balazs
    Ujhelyi, Ferenc
    Erdei, Gabor
    Lorincz, Emoke
    Andre, Luc
    Maingault, Laurent
    Reboud, Vincent
    Verger, Loick
    d'Aillon, Eric Gros
    Major, Peter
    Papp, Zoltan
    Nemeth, Gabor
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [40] A 5 Gbps 0.13 μm CMOS Pilot-Based Clock and Data Recovery Scheme for High-Speed Links
    Ahmadi, Mahmoud Reza
    Amirkhany, Amir
    Harjani, Ramesh
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1533 - 1541