An Intelligent Analysis of Iddq Data for Chip Classification in Very Deep-Submicron (VDSM) CMOS Technology

被引:0
|
作者
Chang, Chia-Ling [1 ]
Chang, Chia-Ching [1 ]
Chan, Hui-Ling [3 ]
Wen, Charles H. -P. [1 ]
Bhadra, Jayanta [2 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Freescale Semiconductor Inc, Austin, TX USA
[3] Natl Chiao Tung Univ, Dept Comp Sci, Hsinchu 30050, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Iddq testing has been a critical integral component in test suites for screening unreliable devices. As the silicon technology keeps shrinking, Iddq values and their variation increase as well. Moreover, along with rapid design scaling, defect-induced leakage currents become less significant when compared to full-chip current and also make themselves less distinguishable. Traditional Iddq methods become less effective and cause more test escapes and yield loss. Therefore, in this paper, a new test method named sigma-Iddq testing is proposed and integrates (1) a variation-aware full-chip leakage estimator and (2) a clustering algorithm to classify chip without using threshold values. Experimental result shows that sigma-Iddq testing achieves a higher classification accuracy in a 45nm technology when compared to a single-threshold Iddq testing. As a result, both the process-variation and design-scaling impacts are successfully excluded and thus the defective chips can be identified intelligently.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [1] Estimation of the defective IDDQ caused by shorts in deep-submicron CMOS ICs
    Rodriguez-Montanes, R
    Figueras, J
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 490 - 494
  • [2] High-performance, low-power skewed static logic in very deep-submicron (VDSM) technology
    Kim, C
    Lee, J
    Baek, KH
    Martina, E
    Kang, SM
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 59 - 64
  • [3] Current sensing techniques for global interconnects in very deep submicron(VDSM) CMOS
    Maheshwari, A
    Burleson, W
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 66 - 70
  • [4] Current mode, low-power, on-chip signaling in deep-submicron CMOS technology
    Ben Dhaou, I
    Ismail, M
    Tenhunen, H
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2003, 50 (03) : 397 - 406
  • [5] Plasma charging damage in deep-submicron CMOS technology and beyond
    Cheung, KP
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 315 - 320
  • [6] Gate engineering for performance and reliability in deep-submicron CMOS technology
    Yu, B
    Ju, DH
    Kepler, N
    King, TJ
    Hu, CM
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 105 - 106
  • [7] Degradation of CMOS image sensors in deep-submicron technology due to γ-irradiation
    Rao, Padmakumar R.
    Wang, Xinyang
    Theuwissen, Albert J. P.
    SOLID-STATE ELECTRONICS, 2008, 52 (09) : 1407 - 1413
  • [8] Dual-metal gate technology for deep-submicron CMOS transistors
    Lu, Q
    Yee, YC
    Ranade, P
    Takeuchi, H
    King, TJ
    Hu, CM
    Song, SC
    Luan, HF
    Kwong, DL
    2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 72 - 73
  • [9] A spice-like reliability model for deep-submicron CMOS technology
    Cui, Z
    Liou, JJ
    SOLID-STATE ELECTRONICS, 2005, 49 (10) : 1702 - 1707
  • [10] Whole-chip ESD protection scheme for CMOS mixed-mode IC's in deep-submicron CMOS technology
    Ker, MD
    Wu, CY
    Chang, HH
    Wu, TS
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 31 - 34