An Intelligent Analysis of Iddq Data for Chip Classification in Very Deep-Submicron (VDSM) CMOS Technology

被引:0
|
作者
Chang, Chia-Ling [1 ]
Chang, Chia-Ching [1 ]
Chan, Hui-Ling [3 ]
Wen, Charles H. -P. [1 ]
Bhadra, Jayanta [2 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Freescale Semiconductor Inc, Austin, TX USA
[3] Natl Chiao Tung Univ, Dept Comp Sci, Hsinchu 30050, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Iddq testing has been a critical integral component in test suites for screening unreliable devices. As the silicon technology keeps shrinking, Iddq values and their variation increase as well. Moreover, along with rapid design scaling, defect-induced leakage currents become less significant when compared to full-chip current and also make themselves less distinguishable. Traditional Iddq methods become less effective and cause more test escapes and yield loss. Therefore, in this paper, a new test method named sigma-Iddq testing is proposed and integrates (1) a variation-aware full-chip leakage estimator and (2) a clustering algorithm to classify chip without using threshold values. Experimental result shows that sigma-Iddq testing achieves a higher classification accuracy in a 45nm technology when compared to a single-threshold Iddq testing. As a result, both the process-variation and design-scaling impacts are successfully excluded and thus the defective chips can be identified intelligently.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [31] Design technology challenges for system and chip level designs in very deep submicron technologies
    Lin, J
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 194 - 194
  • [32] SPADnet: A Fully Digital, Networked Approach to MRI Compatiable PET Systems Based on Deep-Submicron CMOS Technology
    Charbon, E.
    Bruschini, Claudio
    Veerappan, Chockalingam
    Braga, Leo Huf Campos
    Massari, Nicola
    Perenzoni, Matteo
    Gasparini, Leonardo
    Stoppa, David
    Walker, Richard
    Erdogan, Ahmet
    Henderson, Robert K.
    East, Steve
    Grant, Lindsay
    Jatekos, Balazs
    Ujhelyi, Ferenc
    Erdei, Gabor
    Lorincz, Emoke
    Andre, Luc
    Maingault, Laurent
    Reboud, Vincent
    Verger, Loick
    d'Aillon, Eric Gros
    Major, Peter
    Papp, Zoltan
    Nemeth, Gabor
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [33] Deep-submicron single-gate complementary metal oxide semiconductor (CMOS) technology using channel preamorphization
    Miyake, M
    Kobayashi, T
    Sakakibara, Y
    Deguchi, K
    Takahashi, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1998, 37 (3B): : 1050 - 1053
  • [34] A comprehensive study of performance and reliability of P, As, and hybrid As/P nLDD junctions for deep-submicron CMOS logic technology
    Nayak, DK
    Hao, MY
    Umali, J
    Rakkhit, R
    IEEE ELECTRON DEVICE LETTERS, 1997, 18 (06) : 281 - 283
  • [35] Design of SCR-Based ESD Protection Device for Power Clamp Using Deep-Submicron CMOS Technology
    Koo, Yongseo
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (09): : 1188 - 1193
  • [36] Design of SCR-based ESD protection device for power clamp using deep-submicron CMOS technology
    Koo, Yongseo
    Lee, Kwangyeob
    Kim, Kuidong
    Kwon, Jongki
    MICROELECTRONICS JOURNAL, 2009, 40 (06) : 1007 - 1012
  • [37] Modeling of pattern-dependent on-chip interconnect geometry variation for deep-submicron process and design technology
    Nakagawa, OS
    Oh, SY
    Ray, G
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 137 - 140
  • [38] Channel engineering for analog device design in deep submicron CMOS technology for system on chip applications
    Deshpande, HV
    Cheng, BH
    Woo, JCS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (09) : 1558 - 1565
  • [39] Integration of SALICIDE process for deep-submicron CMOS technology: Effect of nitrogen/argon-amorphized implant on SALICIDE formation
    Ho, C.S.
    Pey, K.L.
    Wong, H.
    Karunasiri, R.P.G.
    Chua, S.J.
    Lee, K.H.
    Chan, L.H.
    Materials science & engineering. B, Solid-state materials for advanced technology, 1998, B51 (1-3): : 274 - 279
  • [40] HIGH-ENERGY ION-IMPLANTATION FOR PROFILED TUB FORMATION AND IMPURITY GETTERING IN DEEP-SUBMICRON CMOS TECHNOLOGY
    JACOBSON, DC
    KAMGAR, A
    EAGLESHAM, DJ
    LLOYD, EJ
    HILLENIUS, SJ
    POATE, JM
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS, 1995, 96 (1-2): : 416 - 419