共 50 条
- [31] Design technology challenges for system and chip level designs in very deep submicron technologies CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 194 - 194
- [32] SPADnet: A Fully Digital, Networked Approach to MRI Compatiable PET Systems Based on Deep-Submicron CMOS Technology 2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
- [33] Deep-submicron single-gate complementary metal oxide semiconductor (CMOS) technology using channel preamorphization JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1998, 37 (3B): : 1050 - 1053
- [35] Design of SCR-Based ESD Protection Device for Power Clamp Using Deep-Submicron CMOS Technology IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (09): : 1188 - 1193
- [37] Modeling of pattern-dependent on-chip interconnect geometry variation for deep-submicron process and design technology INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 137 - 140
- [39] Integration of SALICIDE process for deep-submicron CMOS technology: Effect of nitrogen/argon-amorphized implant on SALICIDE formation Materials science & engineering. B, Solid-state materials for advanced technology, 1998, B51 (1-3): : 274 - 279
- [40] HIGH-ENERGY ION-IMPLANTATION FOR PROFILED TUB FORMATION AND IMPURITY GETTERING IN DEEP-SUBMICRON CMOS TECHNOLOGY NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS, 1995, 96 (1-2): : 416 - 419