A parallel architecture for hermitian decoders: Satisfying resource and throughput constraints

被引:0
|
作者
Agarwal, Rachit [1 ,2 ]
Popovici, Emanuel M. [1 ]
O'Flynn, Brendan [2 ]
O'Sullivan, Michael E. [2 ,3 ]
机构
[1] Natl Univ Ireland Univ Coll Cork, Dept Microelect Engn, Cork, Ireland
[2] Tyndall Natl Inst, Microelect Appl Integrat Grp, Cork, Ireland
[3] San Diego State Univ, Dept Math & Stat, San Diego, CA 92182 USA
关键词
D O I
10.1109/ISCAS.2007.378491
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Hermitian Codes offer desirable properties such as large code lengths, good error-correction at high code rates, etc. The main problem in making Hermitian codes practical is to find a way of performing the required computations in a fast and memory efficient way so as to satisfy resource and throughput constraints imposed by the systems. We present some architectures for Hermitian Decoders which enhance their applicability in Communication Systems. Formulae and architectures for Gap Detection and Address Generation Unit for satisfying memory constraints have been presented, which amount to 50% savings in storage area and 10% savings in the number of clock cycles reported in literature. A Semi-Parallel Architecture is proposed as a solution to the latency and resource requirements trade-off, which improves the throughput about q times compared to the word-serial architecture at an expense of some q times more adders, multipliers and simple multiplexers, where the code is defined over GF(q(2)). For a t error correcting code, the resource load of the parallel architectures is about gamma(t/q+(q-3)/4)(t/q+(q-3)/4+1) times our architecture, where gamma is the resource requirement ratio of a multiplier and an inverter.
引用
收藏
页码:1405 / +
页数:2
相关论文
共 50 条
  • [21] Piepelined parallel architecture for high throughput map detectors
    Ratnayake, R
    Wei, GY
    Kavcic, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 505 - 508
  • [22] A MPCN-Based Parallel Architecture in BCH Decoders for NAND Flash Memory Devices
    Lin, Yi-Min
    Yang, Chi-Heng
    Hsu, Chih-Hsiang
    Chang, Hsie-Chia
    Lee, Chen-Yi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (10) : 682 - 686
  • [23] Parallel interleaver design and VLSI architecture for low-latency MAP turbo decoders
    Dobkin, R
    Peleg, M
    Ginosar, R
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (04) : 427 - 438
  • [24] Parallel machine scheduling subject to auxiliary resource constraints
    Cakici, E.
    Mason, S. J.
    PRODUCTION PLANNING & CONTROL, 2007, 18 (03) : 217 - 225
  • [25] Unrelated parallel machine scheduling with secondary resource constraints
    Chen, JF
    INTERNATIONAL JOURNAL OF ADVANCED MANUFACTURING TECHNOLOGY, 2005, 26 (03): : 285 - 292
  • [26] Unrelated parallel machine scheduling with secondary resource constraints
    Jeng-Fung Chen
    The International Journal of Advanced Manufacturing Technology, 2005, 26 : 285 - 292
  • [27] An architecture for workflow scheduling under resource allocation constraints
    Senkul, P
    Toroslu, IH
    INFORMATION SYSTEMS, 2005, 30 (05) : 399 - 422
  • [28] Throughput enhancement of SISO parallel LTE turbo decoders using floating point turbo decoding algorithm
    Parvathy M.
    Ganesan R.
    International Journal of Wireless and Mobile Computing, 2018, 15 (01) : 58 - 66
  • [29] High Throughput Energy Efficient Parallel FFT Architecture on FPGAs
    Chen, Ren
    Park, Neungsoo
    Prasanna, Viktor K.
    2013 IEEE CONFERENCE ON HIGH PERFORMANCE EXTREME COMPUTING (HPEC), 2013,
  • [30] High Throughput Parallel Encoding and Decoding Architecture for Polar Codes
    Yin, Jiaying
    Li, Lixin
    Gao, Ang
    Chen, Wei
    Han, Zhu
    Huang, Quan
    2017 IEEE/CIC INTERNATIONAL CONFERENCE ON COMMUNICATIONS IN CHINA (ICCC), 2017, : 856 - 860