Parallel interleaver design and VLSI architecture for low-latency MAP turbo decoders

被引:23
|
作者
Dobkin, R [1 ]
Peleg, M [1 ]
Ginosar, R [1 ]
机构
[1] Technion Israel Inst Technol, Dept Elect Engn, IL-32000 Haifa, Israel
关键词
decoders; interleaver; maximum a posteriori (MAP) algorithm; parallel architecture; turbo codes; VLSI architecture;
D O I
10.1109/TVLSI.2004.842916
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Standard VLSI implementations of turbo decoding require substantial memory and incur a long latency, which cannot be tolerated in some applications. A parallel VLSI architecture for low-latency turbo decoding, comprising multiple single-input single-output (SISO) elements, operating jointly on one turbo-coded block, is presented and compared to sequential architectures. A parallel interleaver is essential to process multiple concurrent SISO outputs. A novel parallel interleaver and an algorithm for its design are presented, achieving the same error correction performance as the standard architecture. Latency is reduced up to 20 times and throughput for large blocks is increased up to six-fold relative to sequential decoders, using the same silicon area, and achieving a very high coding gain. The parallel architecture scales favorably: latency and throughput are improved with increased block size and chip area.
引用
收藏
页码:427 / 438
页数:12
相关论文
共 50 条
  • [1] Design and architecture of low-latency high-speed turbo decoders
    Jung, JW
    Lee, IK
    Choi, DG
    Jeong, JH
    Kim, KM
    Choi, EA
    Oh, DG
    [J]. ETRI JOURNAL, 2005, 27 (05) : 525 - 532
  • [2] The Design of a Low-latency Tensor Decomposition Algorithm and VLSI Architecture
    Chen, Yu-An
    Shen, Chung-An
    [J]. 2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [3] Parallel vlsi architecture for map turbo decoder
    Dobkin, R
    Peleg, M
    Ginosar, R
    [J]. 13TH IEEE INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, VOL 1-5, PROCEEDINGS: SAILING THE WAVES OF THE WIRELESS OCEANS, 2002, : 384 - 388
  • [4] Architecture Design of QPP Interleaver for Parallel Turbo Decoding
    Lee, Shuenn-Gi
    Wang, Chung-Hsuan
    Sheen, Wern-Ho
    [J]. 2010 IEEE 71ST VEHICULAR TECHNOLOGY CONFERENCE, 2010,
  • [5] Interleaver design for high speed turbo decoders
    Abbasfar, A
    Yao, K
    [J]. ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XIII, 2003, 5205 : 282 - 290
  • [6] Interleaver design for high speed turbo decoders
    Abbasfar, A
    Yao, K
    [J]. 2004 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE, VOLS 1-4: BROADBAND WIRELESS - THE TIME IS NOW, 2004, : 1611 - 1615
  • [7] High-performance VLSI architectures for turbo decoders with QPP interleaver
    Verma, Shivani
    Kumar, S.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (04) : 599 - 618
  • [8] Low-Latency Software Polar Decoders
    Giard, Pascal
    Sarkis, Gabi
    Leroux, Camille
    Thibeault, Claude
    Gross, Warren J.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (05): : 761 - 775
  • [9] Low-Latency Software Polar Decoders
    Pascal Giard
    Gabi Sarkis
    Camille Leroux
    Claude Thibeault
    Warren J. Gross
    [J]. Journal of Signal Processing Systems, 2018, 90 : 761 - 775
  • [10] A parallel MAP algorithm for low latency turbo decoding
    Yoon, S
    Bar-Ness, Y
    [J]. IEEE COMMUNICATIONS LETTERS, 2002, 6 (07) : 288 - 290