A parallel architecture for hermitian decoders: Satisfying resource and throughput constraints

被引:0
|
作者
Agarwal, Rachit [1 ,2 ]
Popovici, Emanuel M. [1 ]
O'Flynn, Brendan [2 ]
O'Sullivan, Michael E. [2 ,3 ]
机构
[1] Natl Univ Ireland Univ Coll Cork, Dept Microelect Engn, Cork, Ireland
[2] Tyndall Natl Inst, Microelect Appl Integrat Grp, Cork, Ireland
[3] San Diego State Univ, Dept Math & Stat, San Diego, CA 92182 USA
关键词
D O I
10.1109/ISCAS.2007.378491
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Hermitian Codes offer desirable properties such as large code lengths, good error-correction at high code rates, etc. The main problem in making Hermitian codes practical is to find a way of performing the required computations in a fast and memory efficient way so as to satisfy resource and throughput constraints imposed by the systems. We present some architectures for Hermitian Decoders which enhance their applicability in Communication Systems. Formulae and architectures for Gap Detection and Address Generation Unit for satisfying memory constraints have been presented, which amount to 50% savings in storage area and 10% savings in the number of clock cycles reported in literature. A Semi-Parallel Architecture is proposed as a solution to the latency and resource requirements trade-off, which improves the throughput about q times compared to the word-serial architecture at an expense of some q times more adders, multipliers and simple multiplexers, where the code is defined over GF(q(2)). For a t error correcting code, the resource load of the parallel architectures is about gamma(t/q+(q-3)/4)(t/q+(q-3)/4+1) times our architecture, where gamma is the resource requirement ratio of a multiplier and an inverter.
引用
收藏
页码:1405 / +
页数:2
相关论文
共 50 条
  • [41] Heuristic and metaheuristic approaches for parallel machine scheduling under resource constraints
    Mohamed Amine Abdeljaoued
    Nour El Houda Saadani
    Zied Bahroun
    Operational Research, 2020, 20 : 2109 - 2132
  • [42] An improved algorithm for parallel machine scheduling under additional resource constraints
    An Zhang
    Tan Zhen
    Yong Chen
    Guangting Chen
    Optimization Letters, 2023, 17 : 753 - 769
  • [43] Unrelated Parallel Machine Photolithography Scheduling Problem With Dual Resource Constraints
    Chen, Haichao
    Guo, Peng
    Jimenez, Jesus
    Dong, Zhijie Sasha
    Cheng, Wenming
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2023, 36 (01) : 100 - 112
  • [44] Optimization of Asynchronous Parallel Tasks Scheduling with Multi-Resource Constraints
    Xinyu Z.
    JinJian L.
    Guanwei Z.
    Wei G.
    Informatica (Slovenia), 2024, 48 (07): : 63 - 78
  • [45] MINIMIZING MEAN FLOW-TIME WITH PARALLEL PROCESSORS AND RESOURCE CONSTRAINTS
    BLAZEWICZ, J
    KUBIAK, W
    ROCK, H
    SZWARCFITER, J
    ACTA INFORMATICA, 1987, 24 (05) : 513 - 524
  • [46] Heuristic and metaheuristic approaches for parallel machine scheduling under resource constraints
    Abdeljaoued, Mohamed Amine
    Saadani, Nour El Houda
    Bahroun, Zied
    OPERATIONAL RESEARCH, 2020, 20 (04) : 2109 - 2132
  • [47] Design and Implementation of a Slice as a Service Architecture on the Edge Cloud with Resource Constraints
    Azevedo, Rodrigo Ferraz
    de Paula, Luciano Bernardes
    Verdi, Fabio Luciano
    2023 IEEE 9TH INTERNATIONAL CONFERENCE ON NETWORK SOFTWARIZATION, NETSOFT, 2023, : 380 - 384
  • [48] High-Throughput, Resource-Efficient Multi-Dimensional Parallel Architecture for Space-Borne Sea-Land Segmentation
    Zhang, Cunguang
    Jiang, Hongxun
    Pan, Riwei
    Cao, Haiheng
    Zhou, Mingliang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (02)
  • [49] A Parallel and Pipelined Architecture for Accelerating Fingerprint Computation in High Throughput Data Storages
    Li, Dongyang
    Yang, Qing
    Wang, Qingbo
    Guyot, Cyril
    Narasimha, Ashwin
    Vucinic, Dejan
    Bandic, Zvonimir
    2015 IEEE 23RD ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2015, : 203 - 206
  • [50] Parallel Architecture for High Throughput DFA-Based Deep Packet Inspection
    Jiang, Junchen
    Wang, Xiaofei
    He, Keqiang
    Liu, Bin
    2010 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, 2010,