An Optimization Mechanism for Mid-Bond Testing of TSV-Based 3D SoCs

被引:0
|
作者
Shen, Kele [1 ]
Yu, Zhigang [1 ]
Jiang, Zhou [2 ]
机构
[1] Tsinghua Univ, Dept Comp Sci, Beijing, Peoples R China
[2] Tsinghua Univ, Sch Software, Beijing, Peoples R China
关键词
core selection; test time; test cost; optimization; 3D SoC; TEST-ACCESS; TAM OPTIMIZATION; WRAPPER;
D O I
10.1587/transele.E99.C.308
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Unlimited requirements for system-on-chip (SoC) facilitate three-dimensional (3D) technology as a promising alternative for extending Moore's Law. In spite of many advantages 3D technology provides, 3D technology faces testing issues because of the complexity of 3D design. Therefore, resolving the problem of test optimization and reducing test cost are crucial challenges. In this paper, we propose a novel optimization mechanism of 3D SoCs to minimize test time for mid-bond testing. To make our proposed mechanism more practical, we discuss test cost in mid-bond testing with consideration of manufacturing influence factors. Experimental results on ITC'02 SoC benchmark circuits show that our proposed mechanism reduces mid-bond test time by around 73% on average compared with one baseline solution, furthermore, the mechanism also proves its capacity in test cost reduction.
引用
收藏
页码:308 / 315
页数:8
相关论文
共 50 条
  • [41] A Deep-Learning Approach for Wideband Design of 3D TSV-Based Inductors
    Li, Xiangliang
    Zhao, Peng
    Chen, Shichang
    Xu, Kuiwen
    Wang, Gaofeng
    IEEE ACCESS, 2022, 10 : 133673 - 133681
  • [42] Yield-Aware Time-Efficient Testing and Self-fixing Design For TSV-Based 3D ICs
    Xie, Jing
    Wang, Yu
    Xie, Yuan
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 738 - 743
  • [43] TSV-Based Quartz Crystal Resonator Using 3D Integration and Si Packaging Technologies
    Shih, Jian-Yu
    Chen, Yen-Chi
    Chiang, Cheng-Hao
    Chiu, Chih-Hung
    Hu, Yu-Chen
    Lo, Chung-Lun
    Chang, Chi-Chung
    Chen, Kuan-Neng
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 599 - 604
  • [44] A Compressive-sensing based Testing Vehicle for 3D TSV Pre-bond and Post-bond Testing Data
    Huang, Hantao
    Yu, Hao
    Zhuo, Cheng
    Ren, Fengbo
    PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'16), 2016, : 19 - 25
  • [45] Monolithic 3D TSV-based high-voltage, high-temperature capacitors
    Gruenler, Saeideh
    Rattmann, Gudrun
    Erlbacher, Tobias
    Bauer, Anton J.
    Frey, Lothar
    MICROELECTRONIC ENGINEERING, 2016, 156 : 19 - 23
  • [46] Analytical Fault Tolerance Assessment and Metrics for TSV-Based 3D Network-on-Chip
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Bagherzadeh, Nader
    Khayambashi, Misagh
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (12) : 3591 - 3604
  • [47] Novel Crack Sensor for TSV-based 3D Integrated Circuits: Design and Deployment Perspectives
    Zhang, Chun
    Jung, Moongon
    Lim, Sung Kyu
    Shi, Yiyu
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 371 - 378
  • [48] Monolithic 3D IC vs. TSV-based 3D IC in 14nm FinFET Technology
    Samal, Sandeep Kumar
    Nayak, Deepak
    Ichihashi, Motoi
    Banna, Srinivasa
    Lim, Sung Kyu
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [49] TSV-Based 3-D ICs: Design Methods and Tools
    Lu, Tiantao
    Serafy, Caleb
    Yang, Zhiyuan
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    Srivastava, Ankur
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (10) : 1593 - 1619
  • [50] TSV-based Decoupling Capacitor Schemes in 3D-IC
    Song, Eunseok
    Pak, Jun So
    Kim, Joungho
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1340 - 1344