Yield-Aware Time-Efficient Testing and Self-fixing Design For TSV-Based 3D ICs

被引:0
|
作者
Xie, Jing [1 ]
Wang, Yu [2 ]
Xie, Yuan [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
[2] Tsinghua Univ, Beijing, Peoples R China
关键词
OPTIMIZATION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Testing for three dimensional (3D) integrated circuits (ICs) based on through-silicon-via (TSV) is one of the major challenges for improving the system yield and reducing the overall cost. The lack of pads on most tiers and the mechanical vulnerability of tiers after wafer thinning make it difficult to perform 3D Known-Good-Die (KGD) test with the existing 2D IC probing methods. This paper presents a novel and time-efficient 3D testing flow. In this Known-Good-Stack (KGS) flow, a yield-aware TSV defect searching and replacing strategy is introduced. The Build-in-Self-Test (BIST) design with TSV redundancy scheme can help improve the system yield for today's imperfect TSV fabrication process. Our study shows that less than 6 redundant TSVs is enough to increase the TSV yield to 98% for a TSV cluster with a size under 16 x 16 with relatively low initial TSV yield. The average TSV cluster testing and self-fixing time is about 3-16 testing cycle depending on the initial TSV yield.(1)
引用
收藏
页码:738 / 743
页数:6
相关论文
共 46 条
  • [1] Design for Manufacturability and Reliability for TSV-based 3D ICs
    Pan, David Z.
    Lim, Sung Kyu
    Athikulwongse, Krit
    Jung, Moongon
    Mitra, Joydeep
    Pak, Jiwoo
    Pathak, Mohit
    Yang, Jae-Seok
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 750 - 755
  • [2] Capacitive Coupling Mitigation for TSV-based 3D ICs
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Bagherzadeh, Nader
    2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [3] Modeling of Substrate Contacts in TSV-based 3D ICs
    Watanabe, Masayuki
    Fukase, Masa-aki
    Imai, Masashi
    Niioka, Nanako
    Kobayashi, Tetsuya
    Karel, Rosely
    Kurokawa, Atsushi
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [4] TSV-Based 3-D ICs: Design Methods and Tools
    Lu, Tiantao
    Serafy, Caleb
    Yang, Zhiyuan
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    Srivastava, Ankur
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (10) : 1593 - 1619
  • [5] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [6] Modeling and optimization of noise coupling in TSV-based 3D ICs
    Zhao, Yingbo
    Yang, Yintang
    Dong, Gang
    IEICE ELECTRONICS EXPRESS, 2014, 11 (20):
  • [7] Disconnection Failure Model and Analysis of TSV-based 3D ICs
    Jung, Daniel H.
    Kim, Joohee
    Kim, Heegon
    Kim, Jonghoon J.
    Kim, Joungho
    Pak, Jun So
    2012 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2012, : 164 - 167
  • [8] Time-Efficient and TSV-Aware 3D Gated Clock Tree Synthesis Based on Self-Tuning Spectral Clustering
    Yang, Fan
    Lin, Minghao
    Sun, Heming
    Kimura, Shinji
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1200 - 1203
  • [9] STA Compatible Backend Design Flow for TSV-based 3-D ICs
    Kalargaris, Harry
    Chen, Yi-Chung
    Pavlidis, Vasilis F.
    PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 186 - +
  • [10] Challenges in Testing TSV-Based 3D Stacked ICs: Test Flows, Test Contents, and Test Access
    Marinissen, Erik Jan
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 544 - 547