Yield-Aware Time-Efficient Testing and Self-fixing Design For TSV-Based 3D ICs

被引:0
|
作者
Xie, Jing [1 ]
Wang, Yu [2 ]
Xie, Yuan [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
[2] Tsinghua Univ, Beijing, Peoples R China
关键词
OPTIMIZATION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Testing for three dimensional (3D) integrated circuits (ICs) based on through-silicon-via (TSV) is one of the major challenges for improving the system yield and reducing the overall cost. The lack of pads on most tiers and the mechanical vulnerability of tiers after wafer thinning make it difficult to perform 3D Known-Good-Die (KGD) test with the existing 2D IC probing methods. This paper presents a novel and time-efficient 3D testing flow. In this Known-Good-Stack (KGS) flow, a yield-aware TSV defect searching and replacing strategy is introduced. The Build-in-Self-Test (BIST) design with TSV redundancy scheme can help improve the system yield for today's imperfect TSV fabrication process. Our study shows that less than 6 redundant TSVs is enough to increase the TSV yield to 98% for a TSV cluster with a size under 16 x 16 with relatively low initial TSV yield. The average TSV cluster testing and self-fixing time is about 3-16 testing cycle depending on the initial TSV yield.(1)
引用
收藏
页码:738 / 743
页数:6
相关论文
共 46 条
  • [41] Test Time Reduction on Testing Delay Faults in 3D ICs Using Boundary Scan Design
    Hirai, Satoshi
    Yotsuyanagi, Hiroyuki
    Hashizume, Masaki
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 7 - 12
  • [42] Low-Power and Reliable Clock Network Design for Through-Silicon Via (TSV) Based 3D ICs
    Zhao, Xin
    Minz, Jacob
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (02): : 247 - 259
  • [43] Multicast-Based Testing and Thermal-Aware Test Scheduling for 3D ICs with a Stacked Network-on-Chip
    Xiang, Dong
    Chakrabarty, Krishnendu
    Fujiwara, Hideo
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (09) : 2767 - 2779
  • [44] Thermal Aware Design for Through-Silicon Via (TSV) based 3D Network-on-Chip (NoC) Architectures
    Pasupulety, Ujjwal
    Halavar, Bheemappa
    Talawar, Basavaraj
    PROCEEDINGS OF THE 2018 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2018), 2018, : 236 - 240
  • [45] GNN-based Multi-bit Flip-flop Clustering and Post-clustering Design Optimization for Energy-efficient 3D ICs
    Vanna-Iampikul, Pruek
    Lu, Yi-Chen
    Shim, Da Eun
    Lim, Sung Kyu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (05)
  • [46] A specific rod model based efficient analysis and design of hanger installation for self-anchored suspension bridges with 3D curved cables
    Sun, Yuan
    Zhu, Hong-Ping
    Xu, Dong
    ENGINEERING STRUCTURES, 2016, 110 : 184 - 208